![Nations N32G43 Series Скачать руководство пользователя страница 571](http://html1.mh-extra.com/html/nations/n32g43-series/n32g43-series_user-manual_3408051571.webp)
Nations Technologies Inc.
Tel
:
+86-755-86309900
:
Address: Nations Tower, #109 Baoshen Road, Hi-tech Park North.
Nanshan District, Shenzhen, 518057, P.R.China
548
/
631
Bit field
Name
Description
7
PCMFSYNC
PCM frame synchronization
0: Short frame synchronization.
1: Long frame synchronization.
Note: This bit is only meaningful when SPI_I2SCFG.STDSEL = 11 (used by the PCM standard).
Note: not used in SPI mode.
6
Reserved
Reserved, the reset value must be maintained.
5:4
STDSEL
Selection of I
2
S standard
00: I
2
S Philips standard.
01: High byte alignment standard (left alignment).
10: Low byte alignment standard (right alignment).
11: PCM standard.
See for details of I
2
S standard on section 24.4.1.
Note: For correct operation, this bit can only be set when I
2
S is turned off.
Not used in SPI mode.
3
CLKPOL
Static clock polarity
0: I2S clock static state is low level.
1: I2S clock static state is high level.
Note: For correct operation, this bit can only be set when I
2
S is turned off.
Note: not used in SPI mode.
2:1
TDATLEN
Length of data to be transmitted
00: 16-bit data length.
01: 24-bit data length.
10: 32-bit data length.
11: Not allowed.
Note: For correct operation, this bit can only be set when I
2
S is turned off.
Note: not used in SPI mode.
0
CHBITS
Channel length (number of data bits per audio channel)
0: 16 bits wide.
1: 32 bits wide.
Writing to this bit is meaningful only when SPI_I2SCFG.TDATLEN = 00, otherwise the
channel length is fixed to 32 bits by hardware.
Note: For correct operation, this bit can only be set when I
2
S is turned off.
Note: not used in SPI mode.
SPI_I2S prescaler register (SPI_I2SPREDIV)
Address: 0x20
Reset value: 0x0002