![Nations N32G43 Series Скачать руководство пользователя страница 412](http://html1.mh-extra.com/html/nations/n32g43-series/n32g43-series_user-manual_3408051412.webp)
Nations Technologies Inc.
Tel
:
+86-755-86309900
:
Address: Nations Tower, #109 Baoshen Road, Hi-tech Park North.
Nanshan District, Shenzhen, 518057, P.R.China
389
/
631
DAC function description and operation description
DAC enable
Powering on the DAC can be done by configuring DAC_CTRL.CHEN = 1. It takes some time for t
WAKEUP
to open
the DAC.
DAC output buffer
By configuring DAC_CTRL.BEN to disable or enable the output buffer of DAC, if the output buffer is enable, the
output impedance is reduced, the driving ability is enhanced, and the external load can be driven without the external
operational amplifier.
DAC data format
When the configuration data is written to the DAC_DR12CH register, the data is written to DAC_DR12CH [11:0],
and the 12-bit data is right-aligned. (Actually stored in the register DACCHD [11:0] bits, DACCHD is the internal
data storage register)
When the configuration data is written to the DAC_DL12CH register, the data is written to DAC_DL12CH [15:4],
and the 12-bit data is left-aligned. (Actually stored in the register DACCHD [11:0] bits, DACCHD is the internal
data storage register)
When the configuration data is written to the DAC_DR8CH register, the data is written to DAC_DR8CH [7:0], and
the 8-bit data is right-aligned. (Actually stored in the register DACCHD[11:4] bits, DACCHD is the internal data
storage register)
Figure 18-2 Data register of single DAC channel mode
12-bit left aligned
32
7
0
32
15
0
8-bit right aligned
32
11
0
12-bit right aligned
4