
1-10
Computer Group Literature Center Web Site
Board Description and Memory Maps
1
PCI Configuration Access
PCI Configuration accesses are accomplished via the CONADD and
CONDAT registers. These two registers are implemented by the Raven
ASIC. In the CHRP memory map example, the CONADD and CONDAT
registers are located at 0xFE000CF8 and 0xFE000CFC, respectively. With
the PREP memory map, the CONADD register and the CONDAT register
are located at 0x80000CF8 and 0x80000CFC, respectively.
PCI Memory Maps
The PCI memory map is controlled by the Raven ASIC. The Raven ASIC
has flexible programming Map Decoder registers to customize the system
to fit many different applications.
Default PCI Memory Map
After a reset, the Raven ASIC turns all the PCI slave map decoders off.
Software must program the appropriate map decoders for a specific
environment.
PCI CHRP Memory Map
The following table shows a PCI memory map of the MTX that is CHRP-
compatible from the point of view of the PCI Local Bus.
FEFF 0050
MSADD2
0000 0000
FEFF 0054
MSOFF2 & MSATT2
0000 0002
FEFF 0058
MSADD3
8000 BFFF
FEFF 005C
MSOFF3 & MSATT3
8000 00C0
Table 1-6. Raven MPC Register Values for PREP Memory Map (Continued)
Address
Register Name
Register Value