
Index
IN-4
Computer Group Literature Center Web Site
I
N
D
E
X
overview
P
parity checking
PC87308VUL Super I/O (ISASIO) strapping
PCI arbitration
PCI arbitration assignments
PCI CHRP memory map
PCI command codes
PCI configuration access
PCI configuration space
PCI domain
PCI I/O CONFIG_ADDRESS Register
PCI I/O CONFIG_DATA Register
PCI interface
PCI Interrupt Acknowledge Register
PCI master
PCI memory maps
PCI PREP memory map
PCI registers
PCI Slave Address (0,1,2 and 3) Registers
PCI Slave Attribute/ Offset (0,1,2 and 3)
Registers
PCI spread I/O cycle mapping
PCI write posting
PCI/MPC contention handling
PCI-Ethernet
PCI-SCSI
performance
PIB DMA channel assignments
PIB interrupt handler block diagram
PIB PCI/ISA interrupt assignments
PowerPC 60x to ROM/Flash Address Map-
ping when ROM/Flash is 16 Bits
Wide (8 Bits per Falcon)
PowerPC 60x to ROM/Flash Address Map-
ping when ROM/Flash is 64 Bits
Wide (32 Bits per Falcon)
power-up reset status bit
Power-Up Reset Status Register 1
Power-Up Reset Status Register 2
PR_STAT1 bits
PR_STAT2 bits
PREP memory map example
Prescaler Adjust Register
processor CHRP memory map
processor memory maps
processor PREP memory map
processor’s current task priority
programming details
programming model
programming notes
programming ROM/Flash
R
RAM B BASE
RAM C BASE
Raven block diagram
Raven interrupt controller (RavenMPIC) fea-
Raven interrupt controller implementation
Raven MPC register values for CHRP mem-
ory map
Raven MPC register values for PREP memo-
ry map
Raven PCI configuration register map
Raven PCI Host Bridge & Multi-Processor
Interrupt Controller chip
Raven PCI I/O register map
Raven PCI register values for CHRP memory
map
Raven PCI register values for PREP memory