
http://www.motorola.com/computer/literature
IN-3
I
N
D
E
X
I
I/O Base Register
In-Service Register (ISR)
Interprocessor Interrupt Dispatch Registers
interprocessor interrupts (IPI)
Interrupt Acknowledge Register
Interrupt Acknowledge Registers
Interrupt Enable Control Bits
Interrupt Enable control bits
interrupt handling
Interrupt Pending Register (IPR)
Interrupt Request Register (IRR)
interrupt router
Interrupt Task Priority Registers
introduction
,
IPI Vector/Priority Registers
ISA local resource bus
L
L2 cache support
L2CLM_
Large Scale Integration (LSI)
little-endian
little-endian mode
M
manual terminology
mcken
Memory Configuration Register (MEMCR)
memory map for 4-byte reads to the CSR
memory map for 4-byte writes to the internal
register set and test SRAM
memory map for byte reads to the CSR
memory map for byte writes to the internal
register set and test SRAM
memory maps
MK48T59 access registers
module configuration and status registers
Motorola Computer Group documents
MPC bus interface
MPC bus timer
MPC Error Address Register
MPC Error Attribute Register - MERAT
MPC Error Enable Register
MPC map decoders
MPC registers
MPC Slave Address (0,1 and 2) Registers
MPC Slave Address (3) Register
MPC Slave Offset/Attribute (0,1 and 2) Reg-
isters
MPC Slave Offset/Attribute (3) Registers
MPC transfer types
MPC write posting
MPIC registers
MVME2600 series features summary
MVME2600 series interrupt architecture
MVME2600 series system block diagram
N
negation, definition
nesting of interrupt events
NVRAM/RTC & Watchdog Timer Registers
O
operation