3-46
Computer Group Literature Center Web Site
Falcon ECC Memory Controller Chip Set
3
COL ADDRESS These bits form the column address counter used by the
refresher/scrubber for all blocks of DRAM. The counter increments by one
every eighth time the ROW ADDRESS rolls over. COL ADDRESS is
readable and writable for test purposes.
Note
Within each block, the most significant bits of COL ADDRESS
are only used when their DRAM devices are large enough to
require them.
ROM A Base/Size Register
ROM A BASE These control bits define the base address for ROM/Flash
Block A. ROM A BASE bits 0-11 correspond to PowerPC 60x address
bits 0 - 11 respectively. For larger ROM/Flash sizes, the lower significant
bits of ROM A BASE are ignored. This means that the block’s base
address will always appear at an even multiple of its size. ROM A BASE
is initialized to $FF0 at power-up or local bus reset.
Address
$FEF80050
Bit
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
Name
ROM A BASE
ro
m_
a_
6
4
ro
m
a s
iz0
ro
m
a s
iz1
ro
m
a s
iz2
0
0
0
0
0
ro
m_
a_
rv
ro
m
a en
ro
m a
we
Operation
READ/WRITE
R
R/
W
R/
W
R/
W
READ ZERO
R
R
R
R
R
R/
W
R/
W
R/
W
Reset
$FF0 PL
V P
0 PL
0 PL
0 PL
X
X
X
X
X
X
V P
0 PL
0 PL