CONTENTS
Paragraph
Number
Title
Page
Number
Contents
vii
2.2.1.12
System Error (SERR) ............................................................................... 2-14
2.2.1.12.1
System Error (SERR)—Output ............................................................ 2-15
2.2.1.12.2
System Error (SERR)—Input ............................................................... 2-15
2.2.1.13
Stop (STOP).............................................................................................. 2-15
2.2.1.13.1
Stop (STOP)—Output .......................................................................... 2-15
2.2.1.13.2
Stop (STOP)—Input ............................................................................. 2-15
2.2.1.14
Interrupt Request (INTA)—Output........................................................... 2-15
2.2.1.15
ID Select (IDSEL)—Input ........................................................................ 2-16
2.2.2.1
Row Address Strobe (RAS[0:7])—Output ............................................... 2-16
2.2.2.2
Column Address Strobe (CAS[0:7])—Output.......................................... 2-17
2.2.2.3
SDRAM Command Select (CS[0:7])—Output ........................................ 2-17
SDRAM Data Input/Output Mask (DQM[0:7])—Output ........................ 2-17
2.2.2.5
Write Enable (WE)—Output .................................................................... 2-18
SDRAM Address (SDMA[11:0])—Output .............................................. 2-18
SDRAM Address 12 (SDMA12)—Output............................................... 2-18
SDRAM Internal Bank Select 0–1 (SDBA0, SDBA1)—Output ............. 2-18
Memory Data Bus (MDH[0:31], MDL[0:31]) ......................................... 2-19
Memory Data Bus (MDH[0:31], MDL[0:31])—Output ...................... 2-20
Memory Data Bus (MDH[0:31], MDL[0:31])—Input......................... 2-20
Data Parity/ECC (PAR[0:7]) .................................................................... 2-20
Data Parity (PAR[0:7])—Output.......................................................... 2-20
Data Parity (PAR[0:7])—Input............................................................. 2-21
ROM Address 19:12 (AR[19:12])—Output ............................................. 2-21
SDRAM Clock Enable (CKE)—Output................................................... 2-21
2.2.2.13
SDRAM Row Address Strobe (SDRAS)—Output .................................. 2-21
2.2.2.14
SDRAM Column Address Strobe (SDCAS)—Output ............................. 2-22
2.2.2.15
ROM Bank 0 Select (RCS0)—Output...................................................... 2-22
2.2.2.16
ROM Bank 1 Select (RCS1)—Output...................................................... 2-22
2.2.2.17
Flash Output Enable (FOE)—Output ....................................................... 2-23
2.2.2.18
Address Strobe (AS)—Output .................................................................. 2-23
Discrete Interrupt 0:4 (IRQ[0:4])—Input ................................................. 2-23
Serial Interrupt Stream (S_INT)—Input............................................... 2-24
Serial Interrupt Clock (S_CLK)—Output ............................................ 2-24
Serial Interrupt Reset (S_RST)—Output.............................................. 2-24
2.2.3.2.4
Serial Interrupt Frame (S_FRAME)—Output ...................................... 2-24
2.2.3.3
Local Interrupt (L_INT)—Output ............................................................ 2-24
2.2.4
C Interface Control Signals........................................................................ 2-25
Serial Data (SDA)—Output.................................................................. 2-25
Serial Data (SDA)—Input .................................................................... 2-25
Содержание MPC8240
Страница 1: ...MPC8240UM D Rev 1 1 2001 MPC8240 Integrated Processor User s Manual ...
Страница 38: ...xviii MPC8240 Integrated Processor User s Manual TABLES Table Number Title Page Number ...
Страница 48: ...xlviii MPC8240 Integrated Processor User s Manual Acronyms and Abbreviations ...
Страница 312: ...6 94 MPC8240 Integrated Processor User s Manual ROM Flash Interface Operation ...
Страница 348: ...7 36 MPC8240 Integrated Processor User s Manual PCI Host and Agent Modes ...
Страница 372: ...8 24 MPC8240 Integrated Processor User s Manual DMA Register Descriptions ...
Страница 394: ...9 22 MPC8240 Integrated Processor User s Manual I2O Interface ...
Страница 412: ...10 18 MPC8240 Integrated Processor User s Manual Programming Guidelines ...
Страница 454: ...12 14 MPC8240 Integrated Processor User s Manual Internal Arbitration ...
Страница 466: ...13 12 MPC8240 Integrated Processor User s Manual Exception Latencies ...
Страница 516: ...16 14 Watchpoint Trigger Applications ...
Страница 538: ...B 16 MPC8240 Integrated Processor User s Manual Setting the Endian Mode of Operation ...
Страница 546: ...C 8 MPC8240 Integrated Processor User s Manual ...
Страница 640: ...INDEX Index 16 MPC8240 Integrated Processor User s Manual ...