Device User Guide — 9S12C128DGV1/D V01.05
113
And finally the frequency relationship is defined as
With the above values the resistance can be calculated. The example is shown for a loop bandwidth
f
C
=10kHz:
The capacitance C
s
can now be calculated as:
The capacitance C
p
should be chosen in the range of:
B.6.3.2 Jitter Information
The basic functionality of the PLL is shown in
Figure B-3
. With each transition of the clock f
cmp
, the
deviation from the reference clock f
ref
is measured and input voltage to the VCO is adjusted
accordingly.The adjustment is done continuously with no abrupt changes in the clock output frequency.
Noise, voltage, temperature and other factors cause slight variations in the control loop resulting in a clock
jitter. This jitter affects the real minimum and maximum clock periods as illustrated in
Figure B-4
.
n
f
VCO
f
ref
-------------
2
synr
1
+
(
)
⋅
=
=
= 50
R
2
π
n f
C
⋅ ⋅ ⋅
K
Φ
-----------------------------
=
= 2*
π
*50*10kHz/(316.7Hz/
Ω
)
=9.9k
Ω
=~10k
Ω
C
s
2
ζ
2
⋅
π
f
C
R
⋅
⋅
----------------------
0.516
f
C
R
⋅
---------------
ζ
0.9
=
(
)
;
≈
=
= 5.19nF =~ 4.7nF
C
s
20
⁄
C
p
C
s
10
⁄
≤
≤
C
p
= 470pF
Содержание MC9S12C Series
Страница 8: ...Device User Guide 9S12C128DGV1 D V01 05 8 ...
Страница 14: ...Device User Guide 9S12C128DGV1 D V01 05 14 ...
Страница 22: ...Device User Guide 9S12C128DGV1 D V01 05 22 ...
Страница 98: ...Device User Guide 9S12C128DGV1 D V01 05 98 ...
Страница 108: ...Device User Guide 9S12C128DGV1 D V01 05 108 ...
Страница 116: ...Device User Guide 9S12C128DGV1 D V01 05 116 ...
Страница 118: ...Device User Guide 9S12C128DGV1 D V01 05 118 ...
Страница 126: ...Device User Guide 9S12C128DGV1 D V01 05 126 ...
Страница 134: ...Device User Guide 9S12C128DGV1 D V01 05 134 ...
Страница 135: ...Device User Guide 9S12C128DGV1 D V01 05 135 Device User Guide End Sheet ...
Страница 136: ...Device User Guide 9S12C128DGV1 D V01 05 136 FINAL PAGE OF 136 PAGES ...