MMC2001
OnCE™ DEBUG MODULE
MOTOROLA
REFERENCE MANUAL
16-13
Figure 16-7 OnCE Memory Breakpoint Logic
The address comparator generates a match signal when the address on the bus
matches the address stored in the breakpoint address base register, as masked with
individual bit masking capability provided by the breakpoint address mask register.
The address match signal and the access attributes are further qualified with the RCx
and BCx[4:0] control bits. This qualification is used to decrement the breakpoint
counter conditionally if its contents are non-zero. If the contents are zero, the counter
is not decremented and the breakpoint event occurs (ISBKPTx asserted).
16.8.1 Memory Address Latch (MAL)
The memory address latch (MAL) is a 32-bit register that latches the address bus on
every access.
.
ADDR[31:0]
ATTR
Address Base Register x
Address Comparator
DSI
DSO
DSCK
MATCH
BC[4:0], RCx
DEC
Breakpoint
COUNT=0
ISBKPTx
Occurred
.
.
.
.
.
.
Breakpoint Counter
Memory
Breakpoint
Qualification
Memory Address Latch
Address Mask Register x
.
Match
Freescale Semiconductor,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc.
..