Chapter 2. ColdFire Core
2-11
Chapter 2
ColdFire Core
This chapter provides an overview of the microprocessor core of the MCF5272. The
chapter describes the V2 programming model as it is implemented on the MCF5272. It also
includes a full description of exception handling, data formats, an instruction set summary,
and a table of instruction timings.
2.1 Features and Enhancements
The MCF5272 is the most highly-integrated V2 standard product, containing a variety of
communications and general-purpose peripherals. The V2 core was designed to maximize
code density and performance while minimizing die area.
The following list summarizes MCF5272 features:
•
Variable-length RISC Version 2 microprocessor core
•
Two independent, decoupled pipelines—two-stage instruction fetch pipeline (IFP)
and two-stage operand execution pipeline (OEP)
•
Three longword FIFO buffer provides decoupling between the pipelines
•
32-bit internal address bus supporting 4 Gbytes of linear address space
•
32-bit data bus
•
16 user-accessible, 32-bit-wide, general-purpose registers
•
Supervisor/user modes for system protection
•
Vector base register to relocate exception-vector table
•
Optimized for high-level language constructs
2.1.1 Decoupled Pipelines
The IFP prefetches instructions. The OEP decodes instructions, fetches required operands,
then executes the specified function. The two independent, decoupled pipeline structures
maximize performance while minimizing core size. Pipeline stages are shown in Figure 2-1
and are summarized as follows:
•
Two-stage IFP (plus optional instruction buffer stage)
— Instruction address generation (IAG) calculates the next prefetch address.
Содержание DigitalDNA ColdFire MCF5272
Страница 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Страница 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Страница 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Страница 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Страница 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Страница 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Страница 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Страница 338: ...13 44 MCF5272 User s Manual Application Examples ...
Страница 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Страница 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Страница 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Страница 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...
Страница 548: ...INDEX Index 12 MCF5272 User s Manual ...