1-8
MCF5272 User’s Manual
MCF5272-Specific Features
for chip select 0 (CS0), which is active after power-on reset until programmed otherwise.
BUSW1 and BUSW0 select the initial data bus width for CS0 only. A wake-up from sleep
mode or a restart from stop mode does not require reconfiguration of the chip select
registers or other system configuration registers.
1.4 MCF5272-Specific Features
This section describes features peculiar to the MCF5272.
1.4.1 Physical Layer Interface Controller (PLIC)
The physical layer interface controller (PLIC) allows the MCF5272 to connect at a physical
level with external CODECs and other peripheral devices that use either the general circuit
interface (GCI), or interchip digital link (IDL), physical layer protocols. This module is
primarily intended to facilitate designs that include ISDN interfaces.
1.4.2 Pulse-Width Modulation (PWM) Unit
The PWM unit is intended for use in control applications. With a suitable low-pass filter, it
can be used as a digital-to-analog converter. This module generates a synchronous series of
pulses. The duty cycle of the pulses is under software control.
Its main features include the following:
•
Double-buffered width register
•
Variable-divide prescale
•
Three identical, independent PWM modules
•
Byte-wide width register provides programmable control of duty cycle.
The PWM implements a simple free-running counter with a width register and comparator
such that the output is cleared when the counter exceeds the value of the width register.
When the counter wraps around, its value is not greater than the width register value, and
the output is set high. With a suitable low-pass filter, the PWM can be used as a
digital-to-analog converter.
1.4.3 Queued Serial Peripheral Interface (QSPI)
The QSPI module provides a serial peripheral interface with queued transfer capability. It
supports up to 16 stacked transfers at a time, making CPU intervention between transfers
unnecessary. Transfer RAMs in the QSPI are indirectly accessible using address and data
registers. Functionality is similar to the QSPI portion of the QSM (queued serial module)
implemented in the MC68332.
The QSPI has the following features:
•
Programmable queue to support up to 16 transfers without user intervention
Содержание DigitalDNA ColdFire MCF5272
Страница 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Страница 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Страница 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Страница 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Страница 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Страница 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Страница 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Страница 338: ...13 44 MCF5272 User s Manual Application Examples ...
Страница 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Страница 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Страница 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Страница 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...
Страница 548: ...INDEX Index 12 MCF5272 User s Manual ...