Appendix: 1G Ethernet BASE-T and BASE-X Using Transceiver
Microsemi Proprietary DG0799 Demo Guide Revision 3.0
35
Figure 39 •
Transceiver Configuration
7.3
Transceiver Connections
This section describes the typical transceiver to CoreTSE connections in BASE-T and BASE-X design.
The following table lists the transceiver input and output port connections.
CDR reference clock frequency 125 MHz
PCS
PCS-fabric interface width
10 bits
FPGA interface frequency
125 MHz
PMA Mode
Enabled
Clocks and Resets
TX clock
Regional
RX clock
Regional
PCS Reset
RX Only
Table 7 •
XCVR Port Connections
Port Name
Input or Output
Connection Description
CTRL_CLK
Input
40 MHz clock for the enhanced
receiver management logic
Can be sourced from the on-chip 160
MHz RC oscillator through a clock
divider
or
Can be connected to the output fabric
clock of CCC
CTRL_ARST_N
Input signal to reset ERM. Drive this
signal from the XCVR_INIT_DONE
signal of the PF_INIT_MONITOR
component.
Table 6 •
XCVR Configuration
(continued)
Parameters
Settings