PolarFire FPGA 1G Ethernet Loopback Using IOD CDR
Microsemi Proprietary DG0799 Demo Guide Revision 3.0
14
Figure 13 •
CoreAHBLite_2 Configuration
2.3.3.15 CoreAPB3
CoreAPB3 is configured as shown in
page 15 to connect the peripherals CoreTSE, CoreSPI,
and CoreUARTapb as slaves.
•
APB Master Data bus width: 32 bit
•
Number of address bits driven by master: 16. The Mi-V processor addresses slaves using 16-bit
addressing, so the final address for these slaves translates to 0x6000_0000, 0x6000_1000, and
0x6000_2000
•
Enabled APB Slave Slots: S0, S1, and S2 (for CoreTSE, CoreUARTapb, and CoreSPI, respectively).