
DS3171/DS3172/DS3173/DS3174
144
12.4 BERT
12.4.1 BERT Register Map
The BERT utilizes 12 registers. Note: The BERT tegisters will be cleared when GL.CR1.RSTDP or
PORT.CR1.RSTDP or PORT.CR1.PD is set.
Table 12-14. BERT Register Map
Address
Register
Register Description
(0,2,4,6)60h
BERT.CR
BERT Control Register
(0,2,4,6)62h
BERT.PCR
BERT Pattern Configuration Register
(0,2,4,6)64h
BERT.SPR1
BERT Seed/Pattern Register #1
(0,2,4,6)66h
BERT.SPR2
BERT Seed/Pattern Register #2
(0,2,4,6)68h
BERT.TEICR
BERT Transmit Error Insertion Control Register
(0,2,4,6)6Ah
--
Unused
(0,2,4,6)6Ch
BERT.SR
BERT Status Register
(0,2,4,6)6Eh
BERT.SRL
BERT Status Register Latched
(0,2,4,6)70h
BERT.SRIE
BERT Status Register Interrupt Enable
(0,2,4,6)72h
--
Unused
(0,2,4,6)74h
BERT.RBECR1
BERT Receive Bit Error Count Register #1
(0,2,4,6)76h
BERT.RBECR2
BERT Receive Bit Error Count Register #2
(0,2,4,6)78h
BERT.RBCR1
BERT Receive Bit Count Register #1
(0,2,4,6)7Ah
BERT.RBCR2
BERT Receive Bit Count Register #2
(0,2,4,6)7Ch
--
Unused
(0,2,4,6)7Eh
--
Unused
12.4.2 BERT Register Bit Descriptions
Register Name:
BERT.CR
Register Description:
BERT Control Register
Register Address:
(0,2,4,6)60h
Bit
# 15 14 13 12 11 10 9 8
Name
-- -- -- -- -- -- -- --
Default
0 0 0 0 0 0 0 0
Bit
# 7 6 5 4 3 2 1 0
Name PMUM LPMU RNPL RPIC MPR APRD TNPL TPIC
Default
0 0 0 0 0 0 0 0
Bit 7: Performance Monitoring Update Mode (PMUM)
– When 0, a performance monitoring update is initiated by
the LPMU register bit. When 1, a performance monitoring update is initiated by the global or port PMU register bit.
Note: If the LPMU bit or the global or port PMU bit is one, changing the state of this bit may cause a performance
monitoring update to occur.
Bit 6: Local Performance Monitoring Update (LPMU)
– This bit causes a performance monitoring update to be
initiated if local performance monitoring update is enabled (PMUM = 0). A 0 to 1 transition causes the performance
monitoring registers to be updated with the latest data, and the counters reset (0 or 1). For a second performance
monitoring update to be initiated, this bit must be set to 0, and back to 1. If LPMU goes low before the PMS bit
goes high, an update might not be performed. This bit has no affect when PMUM=1.