![Maxim Integrated MAX32660 Скачать руководство пользователя страница 172](http://html1.mh-extra.com/html/maxim-integrated/max32660/max32660_user-manual_1744484172.webp)
MAX32660 User Guide
Maxim Integrated
Page 172 of 195
Table 13-10: SPI Slave Select Timing Register
SPI Slave Select Timing
SPI0_SS_TIME
[0x0010]
Bits
Name
Access
Reset Description
31:24
-
R/W
0
Reserved for Future Use
Do not modify this field.
23:16
ssinact
R/W
0
SS Inactive Clock Delay
This is the time SS is inactive, and the bus is inactive between character
transmission.
It is the number of system clock cycles from the time a character is transmitted, and
SS is inactive to the time SS is active and a new character is transmitted.
0: 256
1: 1
2: 2
3:3
…
…
254: 254
255: 255
15:8
ssact2
R/W
0
Slave Select Active After Last SCLK
Number of system clock cycles that SS is active from the last SCLK edge to when SS is
inactive. 0: 256
1: 1
2: 2
3:3
…
…
254: 254
255: 255
7:0
ssact1
R/W
0
Slave Select Active to First SCLK
Number of system clock cycles between the time SS is asserted until the first SCLK
edge.
0: 256
1: 1
2: 2
3:3
…
…
254: 254
255: 255
Table 13-11: SPI Master Clock Configuration Registers
SPI Master Clock Configuration Register
SPI0_CLK_CFG
[0x0014]
Bits
Name
Access
Reset
Description
31:20
-
R/W
0
Reserved for Future Use
Do not modify this field.
Содержание MAX32660
Страница 4: ...MAX32660 User Guide Maxim Integrated Page 4 of 195 8 UART 84 9 Real Time Clock RTC 96 10 Timers 105...
Страница 7: ...MAX32660 User Guide Maxim Integrated Page 7 of 195 15 Trademarks 195 16 Revision History 195...
Страница 14: ...MAX32660 User Guide Maxim Integrated Page 14 of 195 Figure 2 1 MAX32660 High Level Block Diagram...