
MAX32600 User’s Guide
Flash Controller and Instruction Cache
14.1 Registers (FLC)
This active high signal causes the FAIL signal to AHB_slave to be ignored. (At the moment, the bus is held off until the FLC state machine is finished with current
task so ignorning FAIL is ok.)
• Write 0x45 to FLC_FCNTL2[15:8] to set.
• Write 0x54 to FLC_FCNTL2[15:8] to clear.
14.1.1.12
FLC_INTFL1
FLC_INTFL1.sram_addr_wrapped
Field
Bits
Default
Access
Description
sram_addr_wrapped
0
0
W1C
SRAM Address Wrapped Interrupt Flag
FLC_INTFL1.invalid_flash_addr
Field
Bits
Default
Access
Description
invalid_flash_addr
1
0
W1C
Invalid Flash Address Interrupt Flag
FLC_INTFL1.flash_read_locked
Field
Bits
Default
Access
Description
flash_read_locked
2
0
W1C
Flash Read from Locked Area Interrupt Flag
FLC_INTFL1.trim_update_done
Field
Bits
Default
Access
Description
trim_update_done
3
0
W1C
Trim Update Complete Interrupt Flag
Rev.1.3 April 2015
Maxim Integrated
Page 662
Содержание MAX32600
Страница 1: ...MAX32600 User s Guide April 2015...