![Maxim Integrated MAX32600 Скачать руководство пользователя страница 483](http://html1.mh-extra.com/html/maxim-integrated/max32600/max32600_user-manual_1744482483.webp)
MAX32600 User’s Guide
Analog Front End
8.4 DAC
• 11b: Reserved
DACn_CTRL0.cpu_start
Field
Bits
Default
Access
Description
cpu_start
20
0
R/W
DAC Output CPU Start
Manual control for DAC output sequence start, controlled by CPU (that is, written by application firmware) as opposed to a start condition generated by the ADC or
an automatic start triggered by data being loaded into the DAC FIFO. If the start_mode field is set to 10b to enable this mode, then writing cpu_start to 1 will trigger
a DAC output sequence.
Automatically cleared to 0 by hardware.
DACn_CTRL0.op_mode
Field
Bits
Default
Access
Description
op_mode
25:24
00b
R/W
DAC Operation Mode
• 00b: Output data in FIFO as soon as it is available
• 01b: Output DACn_RATE.sample_cnt data points (once) from FIFO at an output rate defined by DACn_RATE.rate_cnt.
• 10b: Use DACn_REG control for constant DC output
• 11b: Output DACn_RATE.sample_cnt data points from FIFO at an output rate defined by DACn_RATE.rate_cnt. Repeat this operation (which will eventually
require that more data be loaded to the DAC FIFO) until the DAC is disabled or op_mode to changed to a different setting.
DACn_CTRL0.power_mode_1_0
Field
Bits
Default
Access
Description
power_mode_1_0
27:26
00b
R/W
DAC Power Mode (bits 1 and 0)
Rev.1.3 April 2015
Maxim Integrated
Page 465
Содержание MAX32600
Страница 1: ...MAX32600 User s Guide April 2015...