![Maxim Integrated MAX32600 Скачать руководство пользователя страница 224](http://html1.mh-extra.com/html/maxim-integrated/max32600/max32600_user-manual_1744482224.webp)
MAX32600 User’s Guide
Peripheral Management Unit (PMU)
6.3 PMU Programming Details
• Set to 1 if this op code is to terminate op code processing after execution.
• This also clears the START bit field in the
register.
RD SIZE
• This field determines the size of the transfer: 00 = 8-bit, 01 = 16-bit and 10 = 32-bit.
AND
• This bit, when set to 1, will require that all bits set in the data mask match the expected value in the data read from the poll address in order to avoid a branch.
Otherwise, a branch will be avoided when any of the bits set in the data mask match the expected value.
6.3.8
PMU Op Code: TRANSFER (0x07)
The TRANSFER op code is used to move a user specified total block of data (in bytes) from the read address location to the write address location in burst size
blocks (in bytes) as specified by the user. Transfers are only performed when the specified bit(s) in the interrupt mask [31:0] are set.
The TRANSFER op code will continue to execute until the total number of bytes has been transferred, as specified in bit fields [31:12]. Interrupt mask bits shown in
the
are associated with peripheral FIFOs and are self-clearing. Interrupt mask bits shown in the
are exception
interrupts and will cause the termination of this op code. This op code combines the functionality of the WAIT, MOVE, and JUMP op codes into a single op code and
is particularly useful for servicing the FIFOs on various peripherals. Read and write accesses may be in either the AHB or APB memory space. APB accesses are
restricted to 32-bit accesses. The op code bit settings and operands are shown below.
Rev.1.3 April 2015
Maxim Integrated
Page 206
Содержание MAX32600
Страница 1: ...MAX32600 User s Guide April 2015...