![Marvell PXA300 Скачать руководство пользователя страница 380](http://html.mh-extra.com/html/marvell/pxa300/pxa300_developers-manual_1734615380.webp)
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 380
Document Classification: Proprietary Information
December 13, 2006 10:46 am,
Preliminary
Not approved by Document Control. For review only.
12.5.6
Interrupt Controller Control Register (ICCR)
The Interrupt Controller Control register (ICCR) contains a single control bit, the disable-idle mask bit (DIM).
When set, this bit inhibits the feature in S0/D0/C1 mode in which any active interrupt can interrupt the CPU,
regardless of the value in ICMR.
shows the location of the DIM bit in the ICCR.
This is a read/write register. Ignore reads from reserved bits. Reserved bits must be written with zeros.
9
R/W
MMC 2
MMC 2
0 = Service request interrupt creates an IRQ.
1 = Service request interrupt creates a FIQ.
8
—
—
reserved
7
R/W
GRAPHICS
Graphics
0 = Service request interrupt creates an IRQ.
1 = Service request interrupt creates a FIQ.
6
R/W
USIM 2
USIM 2
0 = Service request interrupt creates an IRQ.
1 = Service request interrupt creates a FIQ.
5
—
—
reserved
4
—
—
reserved
3
—
—
reserved
2
R/W
CONSUMER
IR
Consumer IR
0 = Consumer IR service request interrupt creates an IRQ.
1 = Consumer IR service request interrupt creates a FIQ.
1
R/W
CIF
Capture Interface
0 = Capture interface service request interrupt creates an IRQ.
1 = Capture interface service request interrupt creates a FIQ.
0
—
—
reserved
Table 12-12. ICLR2 Bit Definitions (Sheet 2 of 2)
Physical Address
0x40D0 00A4
Coprocessor Register: CP6, CR8
ICLR2
Interrupt Controller
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17
1
6
15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
reserved
reserved
reserved
rese
rv
e
d
BCCU
DME
M
C
W
AKE
UP
1
W
AKE
UP
0
rese
rv
e
d
S
G
P MP
MU
US
B 2
NAN
D INF
ONE
WI
RE
rese
rv
e
d
rese
rv
e
d
MM
C
2
rese
rv
e
d
GRA
P
HICS
U
S
IM
2
rese
rv
e
d
resreve
d
rese
rv
e
d
C
O
NS
UM
E
R
I
R
CI
F
rese
rv
e
d
Reset ?
?
?
?
?
?
?
?
?
?
?
0
0
0
0
?
0
0
0
0
?
?
0
?
0
0
?
?
?
0
0
?
Bits
Access
Name
Description