![Marvell PXA300 Скачать руководство пользователя страница 259](http://html.mh-extra.com/html/marvell/pxa300/pxa300_developers-manual_1734615259.webp)
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
Slave Power Management Unit
Copyright © 12/13/06 Marvell
CONFIDENTIAL
Doc. No. MV-TBD-00 Rev. A
December 13, 2006
Document Classification: Proprietary Information
Page 259
Not approved by Document Control. For review only.
Each ARSR status bit is set by its specific source of reset. Write 0b1 to clear a bit.
This is a read/write register. Ignore reads from reserved bits. Write 0b0 to reserved bits.
9.3.3
Application Subsystem Wake-Up from D3 Enable Register
(AD3ER)
AD3ER, defined in
, selects whether or not the corresponding wake-up sources cause an application
subsystem wake-up from D3 to D0 state. For details on programming a GPIO pin as a wake-up source, refer to
Chapter 4, “Pin Descriptions and Control” in Vol. I: System and Timer Configuration Developers Manual.
This is a read/write register. Ignore reads from reserved bits. Write 0b0 to reserved bits.
Table 9-4. ARSR Bit Definitions
Physical Address
40F4_0004
ARSR
Slave Power Management Unit
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
reserved
GP
R
LP
M
R
WD
T
HW
R
Reset
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
0
0
0
1
Bits
Access
Name
Description
31:4
—
—
reserved
3
R/Write 1 to
Clear
GPR
GPIO Reset
0 = Has not occurred since the last time software or power-on reset
cleared this bit
1 = Has occurred since the last time software or power-on reset cleared
this bit
2
R/Write 1 to
Clear
LPMR
S3 Low-Power Mode Exit Reset
0 = Has not occurred since the last time software or power-on reset
cleared this bit
1 = Has occurred since the last time software or power-on reset cleared
this bit
For more information on low power mode exits, see
“Application Subsystem Power Status/Configuration Register (ASCR)” on
page 9-257
1
R/Write 1 to
Clear
WDT
Watchdog Time-out Reset
0 = Has not occurred since the last time software or power-on reset
cleared this bit
1 = Has occurred since the last time software or power-on reset cleared
this bit.
0
R/Write 1 to
Clear
HWR
Hardware/Power-On Reset
0 = Has not occurred since the last time software or power-on reset
cleared this bit
1 = Has occurred since the last time software or power-on reset cleared
this bit.