![Marvell PXA300 Скачать руководство пользователя страница 174](http://html.mh-extra.com/html/marvell/pxa300/pxa300_developers-manual_1734615174.webp)
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 174
Document Classification: Proprietary Information
December 13, 2006
Not approved by Document Control. For review only.
Note:
D0CKEN_A[CKEN[10]] for the internal SRAM controller clock and D0CKEN_A[CKEN[11]]
for the boot ROM must be set simultaneously.
Note:
Writing 0 to D0CKEN_A[1] doesn’t guarantee to shut off LCD clock. You also need to write 0
to LCCR[0] in LCD register to shut off LCD clock
7.3.5
D0 Mode Clock Enable Register B (D0CKEN_B)
Since there are more than 32 peripherals in the subsystem, the overflow bits are allocated in the B register. The
functionality is absolutely identical to its A counterpart.
This is a read/write register. Ignore reads from reserved bits. Write 0b1 to reserved bits.
CKEN[21]
UART2 Clock Enable
CKEN[5]**
Monahans LV Processor
MMC3 Clock Enable
CKEN[5]**
Monahans L Processor
SETALWAYS - Must be programmed
with 0b1
CKEN[20]
UDC Clock Enable
CKEN[4]
NAND Flash Controller Clock Enable
CKEN[19]
SETALWAYS - Must be programmed
with 0b1
CKEN[3]
Camera Interface Clock Enable
CKEN[18]
USIM[1] Clock Enable
CKEN[2]
USB Host Clock Enable
CKEN[17]
USIM[0] Clock Enable
CKEN[1]
LCD Clock Enable
CKEN[16]
SETALWAYS - Must be programmed
with 0b1
CKEN[0]
Reserved
Table 7-12. D0CKEN_B Bit Definitions: Clock Enable Mappings for Units
Physical Address
4134_0010
D0CKEN_B
BCCU
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
SET
A
L
W
A
YS
SET
A
L
W
A
YS
SET
A
L
W
A
YS
SET
A
L
W
A
YS
SET
A
L
W
A
YS
SET
A
L
W
A
YS
SET
A
L
W
A
YS
SET
A
L
W
A
YS
SET
A
L
W
A
YS
SET
A
L
W
A
YS
SET
A
L
W
A
YS
SET
A
L
W
A
YS
SET
A
L
W
A
YS
SET
A
L
W
A
YS
CKE
N[17]
CKE
N[16]
SET
A
L
W
A
YS
SET
A
L
W
A
YS
SET
A
L
W
A
YS
SET
A
L
W
A
YS
CKE
N[1
1
]**
SET
A
L
W
A
YS
SET
A
L
W
A
YS
CK
E
N
[8
]
CK
E
N
[7
]
CK
E
N
[6
]
SET
A
L
W
A
YSC
K
E
N
[5]
CK
E
N
[4
]
SET
A
L
W
A
YSC
K
E
N
[3]
SET
A
L
W
A
YSC
K
E
N
[2]
CK
E
N
[1
]
CK
E
N
[0
]
Reset
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
?
?
?
?
?
1
1
1
1
1
1
1
1
1
1
1
Bits
Access
Name
Description
31:0
R/W
CKEN[n]
Clock Enable
0 = Clock to the unit is disabled.
1 = Clock to the unit is enabled.
Table 7-11. D0CKEN_A: Clock Enable Mappings for CKEN Bits (Sheet 2 of 2)
Name
Description
Name
Description