7-5
Register: 0xFE01
Watchdog Secondary Chain (WDSC)
Read Only
The values in this register are not affected by a soft reset.
R
Reserved
7
WDSC[6:0]
Watchdog Secondary Chain
[6:0]
These register bits provide the ability to read the 7-bit
value in the secondary watchdog timer divider chain. With
a 40 MHz external clock, this divider chain is clocked at
10 kHz (100
µ
s per count).
Register: 0xFE02
Watchdog Final Chain (WDFC)
Read Only
The values in this register are not affected by a soft reset.
R
Reserved
[7:4]
WDFC[3:0]
Watchdog Final Chain
[3:0]
These register bits provide the ability to read the 4-bit
value in the final watchdog timer divider chain. With a
40 MHz external clock, this divider chain is clocked at
100 Hz (10 ms per count). The value in this register is
compared to the 4-bit value in bits 0 through 3 of the
register to determine
the time-out value of the watchdog timer.
7
6
5
4
3
2
1
0
R
WDSC6
WDSC5
WDSC4
WDSC3
WDSC2
WDSC1
WDSC0
Defaults:
x
0
0
0
0
0
0
0
7
4
3
2
1
0
R
WDFC3
WDFC2
WDFC1
WDFC0
Defaults:
x
x
x
x
0
0
0
0
Содержание Symbios SYM53C040
Страница 12: ...xii Preface...
Страница 90: ...4 18 SCSI and DMA Registers...
Страница 98: ...5 8 SFF 8067 Registers...
Страница 110: ...6 12 Two Wire Serial Registers...
Страница 126: ...7 16 Miscellaneous Registers...
Страница 160: ...8 34 System Registers...
Страница 184: ...9 24 Electrical Characteristics...
Страница 194: ...A 10 Register Summary...
Страница 214: ......