SCSI Registers
4-85
Register: 0x46
Chip Type (CTYPE)
Read Only
TYP
Chip Type
[7:4]
These bits identify the chip type for software purposes.
Note:
These bits no longer identify an 8XX device. These bits
have been set to 0xF to indicate that the device should be
uniquely identified by setting the PCI Configuration Enable
bit in the
register and using the
PCI
and PCI
which will be
shadowed in the
register.
Any devices that contain the value 0xF in this register
should use this mechanism to uniquely identify the device.
R
Reserved
[3:0]
Register: 0x47
General Purpose Pin Control (GPCNTL)
Read/Write
This register is used to determine if the pins controlled by the
are inputs or outputs. Bits [4:0] in GPCNTL
correspond to bits [4:0] in the GPREG register. When the bits are
enabled as inputs, an internal pull-down is also enabled. If either SCSI
function GPCNTL register has a GPIO pin set as an output, the pin is
enabled as an output. If both the SCSI function GPREG registers define
a single GPIO pin as an output, the results are indeterminate.
ME
Master Enable
7
The internal bus master signal is presented on GPIO1 if
this bit is set, regardless of the state of bit 1 (GPIO1).
7
4
3
0
TYP
R
1
1
1
1
x
x
x
x
7
6
5
4
2
1
0
ME
FE
LEDC
GPIO
GPIO
0
0
0
0
1
1
1
1
*
Содержание LSI53C896
Страница 6: ...vi Preface...
Страница 16: ...xvi Contents...
Страница 88: ...2 62 Functional Description...
Страница 112: ...3 24 Signal Descriptions...
Страница 306: ...6 38 Specifications This page intentionally left blank...
Страница 310: ...6 42 Specifications This page intentionally left blank...
Страница 338: ...6 70 Specifications Figure 6 40 LSI53C896 329 BGA Bottom View...
Страница 340: ...6 72 Specifications...
Страница 346: ...A 6 Register Summary...
Страница 362: ...IX 12 Index...