4-78
Registers
GPIO[1:0]
GPIO Enable
[1:0]
These bits are set at power-up causing the GPIO1 and
GPIO0 pins to become inputs. Clearing these bits cause
GPIO[1:0] to become outputs.
Register: 0x48
SCSI Timer Zero (STIME0)
Read/Write
HTH[3:0]
Handshake-to-Handshake Timer Period
[7:4]
These bits select the handshake-to-handshake time-out
period, which is the maximum time between SCSI
handshakes (SREQ/ to SREQ/ in target mode; or, SACK/
to SACK/ in the initiator mode). When this timing is
exceeded, an interrupt is generated and the HTH bit in
the
SCSI Interrupt Status One (SIST1)
register is set.
The following table contains time-out periods for the
Handshake-to-Handshake Timer, the
Selection/Reselection Timer (bits [3:0]), and the General
Purpose Timer (
bits [3:0]).
For a more detailed explanation of interrupts, refer to
Chapter 2, “Functional Description.”
7
4
3
0
HTH[3:0]
SEL[3:0]
0
0
0
0
0
0
0
0
HTH[3:0], SEL[3:0]
Minimum Time-Out
0000
Disabled
0001
125
µ
s
0010
250
µ
s
0011
500
µ
s
0100
1 ms
0101
2 ms
0110
4 ms
0111
8 ms
1000
16 ms
1001
32 ms
1010
64 ms
1011
128 ms
1100
256 ms
1101
512 ms
1110
1.024 s
1111
2.048 s
Содержание LSI53C1000
Страница 6: ...vi Preface...
Страница 16: ...xvi Contents...
Страница 28: ...1 12 Introduction...
Страница 234: ...4 124 Registers...
Страница 314: ...6 40 Specifications This page intentionally left blank...
Страница 318: ...6 44 Specifications This page intentionally left blank...
Страница 344: ...6 70 Specifications This page intentionally left blank...
Страница 350: ...6 76 Specifications Figure 6 42 LSI53C1000 329 Ball Grid Array Bottom view...
Страница 352: ...6 78 Specifications...
Страница 360: ...A 8 Register Summary...
Страница 376: ...IX 12 Index...