LSI Logic Confidential
15-102
Serial I/O Port
Copyright © 2001, 2002 by LSI Logic Corporation. All rights reserved.
UART1 DMA Receive Address Pointer1 Register (UART1_RX_ADDR_PTR1_ADDR)
UART2 DMA Receive Address Pointer1 Register (UART2_RX_ADDR_PTR1_ADDR)
Offset = 0xBE0168 / 0xBE01E8
Read/Write
Default = 0x0000 0000
ADDR_PTR1 Address Pointer 1
27:0
In double-buffer mode, this register indicates the Base
Address for the “next” SDRAM Buffer about to be trans-
ferred.
Note:
The maximum size for each SDRAM buffer transfer is 511
bytes. Therefore, the difference between ADDR_PTR2 and
ADDR_PTR1 should not exceed 511.
UART1 DMA Receive Address Pointer2 Register (UART1_RX_ADDR_PTR2_ADDR)
UART2 DMA Receive Address Pointer2 Register (UART2_RX_ADDR_PTR2_ADDR)
Offset = 0xBE016C / 0xBE01EC
Read/Write
Default = 0x0000 0000
ADDR_PTR2 Address Pointer 2
27:0
In double-buffer mode, this register indicates the End
Address for the “next” SDRAM Buffer about to be trans-
ferred.
Note:
The maximum size for each SDRAM buffer transfer is 511
bytes. Therefore, the difference between ADDR_PTR2 and
ADDR_PTR1 should not exceed 511.
31
28
27
16
RSVD
ADDR_PTR1
15
0
ADDR_PTR1
31
28
27
16
RSVD
ADDR_PTR2
15
0
ADDR_PTR2
Содержание DMN-8600
Страница 14: ...LSI Logic Confidential xiv Contents Copyright 2001 2002 by LSI Logic Corporation All rights reserved ...
Страница 18: ...LSI Logic Confidential xviii Copyright 2001 2002 by LSI Logic Corporation All rights reserved ...
Страница 64: ...LSI Logic Confidential 7 6 Memory Mapping Copyright 2001 2002 by LSI Logic Corporation All rights reserved ...