LSI Logic Confidential
15-94
Serial I/O Port
Copyright © 2001, 2002 by LSI Logic Corporation. All rights reserved.
UART1 Scratch Pad Register (UART1_SPR)
UART2 Scratch Pad Register (UART2_SPR)
Offset = 0xBE011C / 0xBE019C
Read/Write
Default = 0x0000 0000
DATA
31:24
This 8-bit general purpose register does not control the
UART operation in any way. It can be used to hold data
temporarily.
UART1 External Clock / Prescaler Register (UART1_PRESCALER)
UART2 External Clock / Prescaler Register (UART2_PRESCALER)
Offset = 0xBE0120 / 0xBE01A0
Read/Write
Default = 0x0A00 0000
DIV
Clock Divider
31:24
This register can alter the frequency of the external input
clock, which is fed back into the UART.
Note:
These registers are known as UART1_EXT_CLOCK and
UART2_EXT_CLOCK in global.h
31
24
23
16
DATA
RSVD
15
0
RSVD
31
24
23
16
DIV
RSVD
15
0
RSVD
Содержание DMN-8600
Страница 14: ...LSI Logic Confidential xiv Contents Copyright 2001 2002 by LSI Logic Corporation All rights reserved ...
Страница 18: ...LSI Logic Confidential xviii Copyright 2001 2002 by LSI Logic Corporation All rights reserved ...
Страница 64: ...LSI Logic Confidential 7 6 Memory Mapping Copyright 2001 2002 by LSI Logic Corporation All rights reserved ...