
4/29/2020
Godson 3A2000 / 3B2000 Processor User Manual
69
10.5.11
POST address window configuration register
For the address window hit formula, see section
The address in this window is the address received on the AXI bus. All write accesses that fall in this window will be immediately in AXI B
The channel returns and is sent to the HT bus in the format of the POST WRITE command. Instead of writing requests in this window, NONPOST
WRITE is sent to the HT bus, and waits for the HT bus to respond before returning to the AXI bus.
Offset: 0xd0
Reset value: 0x00000000
Name: HT bus POST address window 0 enable (internal access)
Table 10-46 HT Bus POST Address Window 0 Enable (Internal Access)
Bit field
Bit field name
Bit width reset value Visit description
31
ht_post0_en
1
0x0
R / W HT bus POST address window 0, enable signal
30
ht_depart0_en
1
0x0
R / W HT access unpacking enable (corresponding to the external
uncache ACC operation window)
29:23 Reserved
14
0x0
Keep
15: 0
ht_post0_trans
[39:24]
16
0x0
R / W HT bus POST address window 0, the translated address [39:24]
Offset: 0xd4
Reset value: 0x00000000
Name: HT bus POST address window 0 base address (internal access)
81
Page 86
Godson 3A2000 / 3B2000 Processor User Manual Part 1
Table 10-47 HT bus POST address window 0 base address (internal access)
Bit field
Bit field name
Bit width reset value Visit description
31:16
ht_post0_base
[39:24]
16
0x0
R / W HT bus POST address window 0, address base address [39:24]
15: 0
ht_post0_mask
[39:24]
16
0x0
R / W HT bus POST address window 0, address masked [39:24]
Offset: 0xd8
Reset value: 0x00000000
Name: HT bus POST address window 1 enable (internal access)
Table 10-48 HT Bus POST Address Window 1 Enable (Internal Access)
Bit field
Bit field name
Bit width reset value Visit description
31
ht_post1_en
1
0x0
R / W HT bus POST address window 1, enable signal
30
ht_depart1_en
1
0x0
R / W HT access unpacking enable (corresponding to the external
uncache ACC operation window)
29:16 Reserved
14
0x0
Keep
15: 0
ht_post1_trans
[39:24]
16
0x0
R / W HT bus POST address window 1, the translated address [39:24]
Offset: 0xdc
Reset value: 0x00000000
Name: HT bus POST address window 1 base address (internal access)
Table 10-49 HT bus POST address window 1 base address (internal access)