6
Single-Ended Signals VIH/VIL (Data, Mask) Tests
112
DDR2(+LP) Compliance Testing Methods of Implementation
V
IHDQ(DC)
- Test Method of Implementation
V
IHDQ(DC)
- DC Input Logic HIGH (Data, Mask).
The purpose of this test is to verify that the histogram min high level voltage value of the test signal
within a valid sampling window is within the conformance limits of the V
IHDQ(DC)
value specified in
the JEDEC specification.
The value of V
REF
(which directly affects the conformance lower limit) is set to 0.6V for the
compliance limit set used. You may choose to use the User Defined Limit feature in the application to
perform this test against a customized test limit set based on different values of V
REF
.
The value of V
DDQ
(which directly affects the conformance lower limit) is set to 1.2V for the
compliance limit set used. You may choose to use the User Defined Limit feature in the application to
perform this test against a customized test limit set based on different values of V
DDQ
.
Signals of Interest
Mode Supported: LPDDR2 only
Signal cycle of interest: WRITE
Signal(s) of Interest:
• Data Signals (supported by Data Strobe Signals) OR
• Data Mask Signals (supported by Data Strobe Signals)
Signals required to perform the test on the oscilloscope:
• Pin Under Test, PUT - any signal of interest, as defined above.
• Supporting Pin - Data Strobe Signals
Test Definition Notes from the Specification
Test References
See Table 76 - Single-ended AC and DC Input Levels for DQ and DM in the
JESD209-2B
.
PASS Condition
The minimum value of the test signal from tDS before the DQS midpoint to tDH after the DQS
midpoint for the high level voltage shall be greater than or equal to the minimum V
IHDQ(DC)
value.
Table 72
Single-ended AC and DC Input Levels for DQ and DM
Symbol
Parameter
LPDDR2-1066 to LPDDR2-466
LPDDR2-400 to LPDDR2-200
Units
Notes
Min
Max
Min
Max
V
IHDQ(DC)
DC input logic HIGH
V
REF
+ 0.130
V
DDQ
V
REF
+ 0.200
V
DDQ
V
1
Содержание D9020DDRC
Страница 1: ...Keysight D9020DDRC DDR2 LP Compliance Test Application Methods of Implementation ...
Страница 10: ...10 DDR2 LP Compliance Testing Methods of Implementation ...
Страница 40: ...1 Installing the DDR2 Compliance Test Application 40 DDR2 LP Compliance Testing Methods of Implementation ...
Страница 46: ...2 Preparing to Take Measurements 30 DDR2 LP Compliance Testing Methods of Implementation ...
Страница 70: ...3 Measurement Clock Tests 54 DDR2 LP Compliance Testing Methods of Implementation ...
Страница 134: ...6 Single Ended Signals VIH VIL Data Mask Tests 118 DDR2 LP Compliance Testing Methods of Implementation ...
Страница 158: ...9 Single Ended Signals Overshoot Undershoot Tests 142 DDR2 LP Compliance Testing Methods of Implementation ...
Страница 186: ...10 Differential Signals AC Input Parameters Tests 170 DDR2 LP Compliance Testing Methods of Implementation ...
Страница 224: ...14 Clock Timing CT Tests 208 DDR2 LP Compliance Testing Methods of Implementation ...
Страница 270: ...15 Data Strobe Timing DST Tests 254 DDR2 LP Compliance Testing Methods of Implementation ...
Страница 342: ...17 Command and Address Timing CAT Tests 326 DDR2 LP Compliance Testing Methods of Implementation ...
Страница 366: ...19 Calibrating the Infiniium Oscilloscope and Probe 350 DDR2 LP Compliance Testing Methods of Implementation ...