![iWave iW-RainboW-G27M Скачать руководство пользователя страница 45](http://html1.mh-extra.com/html/iwave/iw-rainbow-g27m/iw-rainbow-g27m_hardware-users-manual_2098294045.webp)
REL1.0
Page 45 of 71
i.MX8 SMARC SOM Hardware User Guide
iWave Systems Technologies Pvt. Ltd.
Signal
Expansion
Connector Pin
Expansion
Connector Pin
Signal
ESAI1_TX0
81
82
MIPI_CSI0_DATA2_N
SPDIF_ETX_CLK/DMA_I2C2_SCL*
83
84
GND
SPDIF_TX/DMA_I2C2_SDA*
85
86
MIPI_CSI0_DATA3_P
ESAI1_TX1
87
88
MIPI_CSI0_DATA3_N
ESAI1_TX4_RX1
89
90
GND
FLEXCAN2_RX
91
92
ESAI1_SCKT
MLB_DATA
93
94
SPDIF_RX
MLB_CLK
95
96
ESAI1_TX3_RX2
MLB_SIG
97
98
ESAI1_TX2_RX3
FLEXCAN2_TX
99
100
ESAI1_TX5_RX0
2.8.1
LVDS Interface (Optional)
The i.MX8
Processor’s two four lane LVDS channels from LVDS
0 interface are connected to Board Expansion connector.
Processor has LVDS Display Bridge (LDB) connects to an External LVDS Display Interface. The purpose of the LDB is to
support flow of synchronous RGB data to external display devices through the LVDS interface.
For more details on Expansion Connector LVDS pinouts, refer below table:
Exp.
Pin No
Signal Name
CPU Ball Name/
Pin Number
Signal Type/
Termination
Description
LVDS0 Channel0
26
LVDS0_CH0_CLK_P
LVDS0_CH0_CLK
_P/ BN41
O, LVDS
LVDS0 Channel0 Clock positive.
28
LVDS0_CH0_CLK_N
LVDS0_CH0_CLK
_N/ BL41
O, LVDS
LVDS0 Channel0 Clock negative.
32
LVDS0_CH0_TX2_P
LVDS0_CH0_TX2
_P/ BM44
O, LVDS
LVDS0 Channel0 Transmit Lane 2
positive.
34
LVDS0_CH0_TX2_N
LVDS0_CH0_TX2
_N/ BK44
O, LVDS
LVDS0 Channel0 Transmit Lane 2
negative.
38
LVDS0_CH0_TX3_P
LVDS0_CH0_TX3
_P/ BN45
O, LVDS
LVDS0 Channel0 Transmit Lane 3
positive.
40
LVDS0_CH0_TX3_N
LVDS0_CH0_TX3
_N/ BL45
O, LVDS
LVDS0 Channel0 Transmit Lane 3
negative.
44
LVDS0_CH0_TX0_P
LVDS0_CH0_TX0
_P/ BM42
O, LVDS
LVDS0 Channel0 Transmit Lane 0
positive.
46
LVDS0_CH0_TX0_N
LVDS0_CH0_TX0
_N/ BK42
O, LVDS
LVDS0 Channel0 Transmit Lane 0
negative.
50
LVDS0_CH0_TX1_P
LVDS0_CH0_TX1
_P/ BN43
O, LVDS
LVDS0 Channel0 Transmit Lane 1
positive.
52
LVDS0_CH0_TX1_N
LVDS0_CH0_TX1
_N/ BL43
O, LVDS
LVDS0 Channel0 Transmit Lane 1
negative.
LVDS0 Channel1
55
LVDS0_CH1_CLK_N
LVDS0_CH1_CLK
_N/ BG45
O, LVDS
LVDS0 Channel1 Clock negative.
57
LVDS0_CH1_CLK_P
LVDS0_CH1_CLK
_P/ BH46
O, LVDS
LVDS0 Channel1 Clock positive.