Features Summary
18
Datasheet
PCH
Platform Controller Hub. The new, 2009 chipset with centralized
platform capabilities including the main I/O interfaces along with
display connectivity, audio features, power management,
manageability, security and storage features. The PCH may also be
referred to using the name (Mobile) Intel® 5 Series Chipset
PECI
Platform Environment Control Interface.
PEG
PCI Express* Graphics. External Graphics using PCI Express
Architecture. A high-speed serial interface whose configuration is
software compatible with the existing PCI specifications.
Processor
The 64-bit, single-core or multi-core component (package).
Processor Core
The term “processor core” refers to Si die itself which can contain
multiple execution cores. Each execution core has an instruction
cache, data cache, and 256-KB L2 cache. All execution cores share the
L3 cache.
Rank
A unit of DRAM corresponding four to eight devices in parallel, ignoring
ECC. These devices are usually, but not always, mounted on a single
side of a SO-DIMM.
SCI
System Control Interrupt. Used in ACPI protocol.
Storage Conditions
A non-operational state. The processor may be installed in a platform,
in a tray, or loose. Processors may be sealed in packaging or exposed
to free air. Under these conditions, processor landings should not be
connected to any supply voltages, have any I/Os biased or receive any
clocks. Upon exposure to “free air” (i.e., unsealed packaging or a
device removed from packaging material) the processor must be
handled in accordance with moisture sensitivity labeling (MSL) as
indicated on the packaging material.
TAC
Thermal Averaging Constant.
TDP
Thermal Design Power.
V
CC
Processor core power supply.
V
SS
Processor ground.
V
AXG
Graphics core power supply.
V
TT
L3 shared cache, memory controller, and processor I/O power rail.
V
DDQ
DDR3 power rail.
VLD
Variable Length Decoding.
x1
Refers to a Link or Port with one Physical Lane.
x4
Refers to a Link or Port with four Physical Lanes.
x8
Refers to a Link or Port with eight Physical Lanes.
x16
Refers to a Link or Port with sixteen Physical Lanes.
Term
Description
Содержание PENTIUM P6000 MOBILE PROCESSOR -
Страница 179: ...Datasheet 179 Processor Pin and Signal Information Figure 8 26 rPGA Mechanical Package Sheet 2 of 2...
Страница 180: ...Processor Pin and Signal Information 180 Datasheet Figure 8 27 BGA Mechanical Package Sheet 1 of 2...
Страница 181: ...Datasheet 181 Processor Pin and Signal Information Figure 8 28 BGA Mechanical Package Sheet 2 of 2...