![Intel IXP45X Скачать руководство пользователя страница 584](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092584.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—Memory Controller
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
584
Order Number: 306262-004US
11.2.1.1
Transaction Ports
The MCU provides three transaction ports for DDRI SDRAM access. They consist of two
Internal Bus ports (AHB ports for the north and south AHB buses) and a direct port
from the BIU (Core Processor Port):
11.2.1.1.1
Core Processor Port (From BIU)
The Core Processor Port provides a direct connection between the core bus interface of
the IXP45X/IXP46X network processors and the Memory Controller. This Core Processor
Port allows core transactions targeting the DDRI SDRAM to pass directly to the DDRI
SDRAM.
Figure 101. Memory Controller Block Diagram
AH
B
B
U
S
MAB - AHB to MPI Bridge/
Gasket
cl
o
ck a
n
d r
e
se
t
si
gn
al
s
AHB South BUS
DD
R m
e
m
o
ry
bank
s
AHB North BUS
DDR
Interface
MPI Bus
MCU
Core Memory
Port Interface
MP
I
MCU Unit
Intel XScale
®
Processor
CM
B
Bu
s
AH
B
B
U
S
BIU Unit
Address
Decode
Q
ueue
s
(C
M
T
Q
)
Queues
(IBMTQ)
MARB
Arbiter
MCU Core
A
H
B BU
S
DDR
Control
Block
AHB South Bus
AHB North Bus
Core Memory
Bus (CMB)
MCU
Internal
Bus Ports
B3968 -002