![Intel IXP45X Скачать руководство пользователя страница 568](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092568.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—PCI Controller
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Develepor’s Manual
August 2006
568
Order Number: 306262-004US
10.5.3.15 AHB Doorbell Register
Register
pci_pcimembase
Bits
Name
Description
Reset
Value
PCI
Access
AHB
Access
31:2
4
PCIbase0
Upper 8 PCI address bits for AHB accesses that target the first 16MB PCI
memory partition.
0x00
RO
RW
23:1
6
PCIbase1
Upper 8 PCI address bits for AHB accesses that target the second 16MB
PCI memory partition.
0x00
RO
RW
15:8
PCIbase2
Upper 8 PCI address bits for AHB accesses that target the third 16MB PCI
memory partition.
0x00
RO
RW
7:0
PCIbase3
Upper 8 PCI address bits for AHB accesses that target the fourth 16MB PCI
memory partition.
0x00
RO
RW
Register Name:
pci_ahbdoorbell
Block
Base Address:
0xC00000
Offset Address
0x38
Reset Value
0x00000000
Register Description:
This register is write-1-to-set from PCI and write-1-to-clear from
AHB. The PCI device writes a 1 to a bit or pattern of bits to
generate the interrupt. The AHB agent reads the register and
writes 1(s) to clear the bit(s) and deassert the interrupt. If the DBT
(Doorbell Test) bit is set in the pci_csr register, all bits become
read/write from the AHB bus.
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
ADB
Register
pci_ahbdoorbell
Bits
Name
Description
Reset
Value
PCI
Access
AHB
Access
31:0
ADB
PCI generated doorbell interrupt to an AHB agent. Normally read/write-1-
to-set from PCI and read/write-1-to-clear from AHB. Read/write from the
AHB side if Doorbell Test mode is enabled by setting pci_csr.DBT to a 1.
0x0000
0000
RW1S
RW1C
(RW if
pci_csr.
DBT=1)