![Intel IXP45X Скачать руководство пользователя страница 380](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092380.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—USB 2.0 Host Controller
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
380
Order Number: 306262-004US
9.12.7
ASYNCLISTADDR; ENDPOINTLISTADDR
Address:
Base + 158h
Default Value: 0x00000000
Attribute:
Read/Write (Writes must be DWord Writes)
Size:
32 bits
9.12.7.1
Host Controller (ASYNCLISTADDR)
This 32-bit register contains the address of the next asynchronous queue head to be
executed by the host. Bits [4:0] of this register cannot be modified by the system
software and will always return a zero when read.
9.12.8
BURSTSIZE
Address:
Base + 160h
Default Value: 0x0000_0404
Attribute:
Read/Write (Writes must be DWord Writes)
Size:
32 bits
This register is used to control dynamically change the burst size used during data
movement on the initiator (master) interface.
Table 138.
PERIODICLISTBASE - Host Controller Frame List Base Address
Field
Description
BASEADR
Base Address (Low). These bits correspond to memory address signals [31:12],
respectively.
Only used by the host controller.
(Reserved)
Must be written as zeros. During runtime, the values of these bits are undefined.
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
ASYBASE[31:5]
(Reserved)
Table 139.
ASYNCLISTADDR - Host Controller Next Asynchronous Address
Field
Description
ASYBASE[31:5]
Link Pointer Low (LPL). These bits correspond to memory address signals [31:5],
respectively. This field may only reference a Queue Head (OH).
Only used by the host controller.
(Reserved)
These bits are reserved and their value has no effect on operation.
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
(Reserved)
TXPBURST
RXPBURST