![Intel ITANIUM ARCHITECTURE Скачать руководство пользователя страница 522](http://html.mh-extra.com/html/intel/itanium-architecture/itanium-architecture_manual_2073403522.webp)
Volume 4: IA-32 SSE Instruction Reference
4:515
FXSAVE: Store FP and Intel
®
MMX™ Technology State and SSE State
(Continued)
Real Address Mode Exceptions:
Interrupt 13 if any part of the operand would lie outside of the effective address space
from 0 to 0FFFFH;
#NM if CR0.EM = 1; #NM if TS bit in CR0 is set.
Virtual 8086 Mode Exceptions:
Same exceptions as in Real Address Mode; #AC for unaligned memory reference if the
current privilege level is 3; #PF (fault-code) for a page fault.
Additional Itanium System Environment Exceptions
Itanium Reg Faults Disabled FP Register Fault if PSR.dfl is 1, NaT Register
Consumption Fault
Itanium Mem Faults VHPT Data Fault, Data TLB Fault, Alternate Data TLB Fault, Data
Page Not Present Fault, Data NaT Page Consumption Abort, Data
Key Miss Fault, Data Key Permission Fault, Data Access Rights
Fault, Data Access Bit Fault, Data Dirty Bit Fault
Notes:
State saved with FXSAVE and restored with FRSTOR (and vice versa) will result in
incorrect restoration of state in the processor. The address size prefix will have the
usual effect on address calculation but will have no effect on the format of the FXSAVE
image.
If there is a pending unmasked FP exception at the time FXSAVE is executed, the
sequence of FXSAVE-FWAIT-FXRSTOR will result in incorrect state in the processor. The
FWAIT instruction causes the processor to check and handle pending unmasked FP
exceptions. Since the processor does not clear the FP state with FXSAVE (unlike
FSAVE), the exception is handled but that fact is not reflected in the saved image.
When the image is reloaded using FXRSTOR, the exception bits in FSW will be
incorrectly reloaded.
The use of Repeat (F2H, F3H) and Operand Size (66H) prefixes with FXSAVE is
reserved. Different processor implementations may handle this prefix differently. Use of
these prefixes with FXSAVE risks incompatibility with future processors.
Содержание ITANIUM ARCHITECTURE
Страница 1: ......
Страница 7: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 199: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 269: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 270: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 273: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 288: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 352: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 368: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 373: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 589: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 590: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 591: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 603: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...
Страница 604: ......