![Intel ITANIUM ARCHITECTURE Скачать руководство пользователя страница 355](http://html.mh-extra.com/html/intel/itanium-architecture/itanium-architecture_manual_2073403355.webp)
4:348
Volume 4: Base IA-32 Instruction Reference
SAL/SAR/SHL/SHR—Shift Instructions
Note:
*Not the same form of division as IDIV; rounding is toward negative infinity.
Opcode
Instruction
Description
D0 /4
SAL
r/m8
,1
Multiply
r/m8
by 2, once
D2 /4
SAL
r/m8
,CL
Multiply
r/m8
by 2, CL times
C0 /4
ib
SAL
r/m8,imm8
Multiply
r/m8
by 2,
imm8
times
D1 /4
SAL
r/m16
,1
Multiply
r/m16
by 2, once
D3 /4
SAL
r/m16
,CL
Multiply
r/m16
by 2, CL times
C1 /4
ib
SAL
r/m16,imm8
Multiply
r/m16
by 2,
imm8
times
D1 /4
SAL
r/m32
,1
Multiply
r/m32
by 2, once
D3 /4
SAL
r/m32
,CL
Multiply
r/m32
by 2, CL times
C1 /4
ib
SAL
r/m32,imm8
Multiply
r/m32
by 2,
imm8
times
D0 /7
SAR
r/m8
,1
Signed divide*
r/m8
by 2, once
D2 /7
SAR
r/m8
,CL
Signed divide*
r/m8
by 2, CL times
C0 /7
ib
SAR
r/m8,imm8
Signed divide*
r/m8
by 2,
imm8
times
D1 /7
SAR
r/m16
,1
Signed divide*
r/m16
by 2, once
D3 /7
SAR
r/m16
,CL
Signed divide*
r/m16
by 2, CL times
C1 /7
ib
SAR
r/m16,imm8
Signed divide*
r/m16
by 2,
imm8
times
D1 /7
SAR
r/m32
,1
Signed divide*
r/m32
by 2, once
D3 /7
SAR
r/m32
,CL
Signed divide*
r/m32
by 2, CL times
C1 /7
ib
SAR
r/m32,imm8
Signed divide*
r/m32
by 2,
imm8
times
D0 /4
SHL
r/m8
,1
Multiply
r/m8
by 2, once
D2 /4
SHL
r/m8
,CL
Multiply
r/m8
by 2, CL times
C0 /4
ib
SHL
r/m8,imm8
Multiply
r/m8
by 2,
imm8
times
D1 /4
SHL
r/m16
,1
Multiply
r/m16
by 2, once
D3 /4
SHL
r/m16
,CL
Multiply
r/m16
by 2, CL times
C1 /4
ib
SHL
r/m16,imm8
Multiply
r/m16
by 2,
imm8
times
D1 /4
SHL
r/m32
,1
Multiply
r/m32
by 2, once
D3 /4
SHL
r/m32
,CL
Multiply
r/m32
by 2, CL times
C1 /4
ib
SHL
r/m32,imm8
Multiply
r/m32
by 2,
imm8
times
D0 /5
SHR
r/m8
,1
Unsigned divide
r/m8
by 2, once
D2 /5
SHR
r/m8
,CL
Unsigned divide
r/m8
by 2, CL times
C0 /5
ib
SHR
r/m8,imm8
Unsigned divide
r/m8
by 2,
imm8
times
D1 /5
SHR
r/m16
,1
Unsigned divide
r/m16
by 2, once
D3 /5
SHR
r/m16
,CL
Unsigned divide
r/m16
by 2, CL times
C1 /5
ib
SHR
r/m16,imm8
Unsigned divide
r/m16
by 2,
imm8
times
D1 /5
SHR
r/m32
,1
Unsigned divide
r/m32
by 2, once
D3 /5
SHR
r/m32
,CL
Unsigned divide
r/m32
by 2, CL times
C1 /5
ib
SHR
r/m32,imm8
Unsigned divide
r/m32
by 2,
imm8
times
Содержание ITANIUM ARCHITECTURE
Страница 1: ......
Страница 7: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 199: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 269: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 270: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 273: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 288: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 352: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 368: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 373: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 589: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 590: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 591: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 603: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...
Страница 604: ......