Volume 1, Part 1: Application Programming Model
1:59
The floating-point load pair instructions load two adjacent single precision (4 bytes
each), double precision (8 bytes each), or integer/parallel FP (8 bytes each) numbers
into two independent floating-point registers (see the
ldfp
instruction description for
restrictions on target register specifiers). Floating-point load pair instructions can
specify base register update, but only by an immediate value equal to double the data
size.
Variants of both general and floating-point register loads are defined for supporting
compiler-directed control and data speculation. These use the general register NaT bits
and the ALAT. See
“Control Speculation” on page 1:60
and
.
Variants are also provided for controlling the memory/cache subsystem. An ordered
load can be used to force ordering in memory accesses. See
. A biased load provides a hint to acquire exclusive ownership of the
accessed line. See
“Memory Hierarchy Control and Consistency” on page 1:69
.
Special-purpose loads are defined for restoring register values that were spilled to
memory. The
ld8.fill
instruction loads a general register and the corresponding NaT
bit (defined for an 8-byte access only). The
ldf.fill
instruction loads a value in
floating-point register format from memory without conversion (defined for 16-byte
access only). See
“Register Spill and Fill” on page 1:62
.
4.4.2
Store Instructions
Store instructions transfer data from a general register, a general register and the CSD
register, or floating-point register to memory. Store instructions are always
non-speculative. Store instructions can specify base-address-register update, but only
by an immediate value. A variant is also provided for controlling the memory/cache
subsystem. An ordered store can be used to force ordering in memory accesses.
Both general and floating-point register stores are defined with the same access sizes
as their load counterparts. The only exception is that there are no floating-point store
pair instructions. The 16-byte general-register store instructions store two adjacent
8-byte quantities from a general register and the CSD register.
Special purpose stores are defined for spilling register values to memory. The
st8.spill
instruction stores a general register and the corresponding NaT bit (defined
for 8-byte access only). This allows the result of a speculative calculation to be spilled
to memory and restored. The
stf.spill
instruction stores a floating-point register in
memory in the floating-point register format without conversion. This allows register
spill and restore code to be written to be compatible with possible future extensions to
the floating-point register format. The
stf.spill
instruction also does not fault if the
register contains a NaTVal, and is defined for 16-byte access only. See
4.4.3
Semaphore Instructions
Semaphore instructions atomically load a general register from memory, perform an
operation and then store a result to the same memory location. Semaphore instructions
are always non-speculative. No base register update is provided.
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...