
2:348
Volume 2, Part 1: Processor Abstraction Layer
11.7.4.3.4 Disable PMC Virtualization
The PMC virtualization disable is controlled by the d_pmc bit in the Virtualization
Disable Control (
vdc
) field in the VPD. When this control is set to 1, accesses
(reads/writes) to the performance monitor configuration registers (PMCs) are not
virtualized, and code running with PSR.vm==1 can read and write these resources
directly without any intercepts to the VMM.
If this control is set to 0, accesses (reads/writes) to the performance counter
configuration registers with PSR.vm==1 result in virtualization intercepts.
11.7.4.3.5 Disable MOV-to-PMD Virtualization
The MOV-to-PMD
1
virtualization disable is controlled by the d_to_pmd bit in the
Virtualization Disable Control (
vdc
) field in the VPD. When this control is set to 1, writes
to the performance monitor data registers (PMDs) are not virtualized, and code running
with PSR.vm==1 can write these resources directly without any intercepts to the VMM.
If this control is set to 0, writes to the performance monitor data registers with
PSR.vm==1 result in virtualization intercepts.
11.7.4.3.6 Disable ITM Virtualization
The ITM virtualization disable is controlled by the d_itm bit in the Virtualization Disable
Control (
vdc
) field in the VPD. When this control is set to 1, writes to the Interval Timer
Match (ITM) register are not virtualized, and code running with PSR.vm==1 can write
this resource directly without any intercepts to the VMM.
If this control is set to 0, writes to the ITM register with PSR.vm==1 result in
virtualization intercepts.
11.7.4.3.7 Disable PSR Interrupt-bit Virtualization
The PSR interrupt-bit virtualization disable is controlled by the d_psr_i bit in the
Virtualization Disable Control (
vdc
) field in the VPD. When this control is set to 1,
accesses (reads/writes) to the interrupt bit in processor state register (PSR.i) are not
virtualized. Code running with PSR.vm==1 can read and write to PSR.i through
ssm
and
rsm
instructions without any intercepts to the VMM. Attempts to modify other PSR bits
in addition to the interrupt bit via the
ssm
and
rsm
instructions will result in
virtualization intercepts.
This control has no effect on
mov psr.l
instructions; attempts to modify the interrupt
bit with the mov psr.l instruction result in virtualization intercepts.
Note:
This field cannot be enabled together with a_int, a_from_psr or a_bsw virtual-
ization accelerations. If this control is enabled together with any one of
described accelerations, an error will be returned during PAL_VP_CREATE and
PAL_VP_REGISTER. See
Section 11.7.4.4, “Virtualization Optimization Combi-
for details.
1.
The MOV-from-PMD instruction is not virtualized. Hence there is no need to provide optimizations for
the MOV-from-PMD instruction.
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...