
Volume 2, Part 1: Interruption Vector Descriptions
2:173
Name
VHPT Translation vector (0x0000)
Cause
The hardware VHPT walker encountered a TLB miss while attempting to reference the
virtually addressed hashed page table for a memory reference (including IA-32).
Interruptions on this vector:
IR VHPT Data fault
VHPT Instruction fault
VHPT Data fault
Parameters
IIP, IPSR, IIPA, IFS – are defined; refer to
for a detailed description.
IHA – The virtual address in the hashed page table which the hardware VHPT walker
was attempting to reference.
ITIR – The ITIR contains default translation information for the virtual address
contained in the IHA. The access key field within this register is set to the region id
value from the region register selected by the virtual address in the IHA
.
The ITIR.ps
field is set to the RR.ps field from the selected region register. All other fields are set to
0.
IIB0, IIB1 – If implemented, for VHPT Data faults, the IIB registers contain the
instruction bundle pointed to by IIP. The IIB registers are undefined for IR VHPT Data
and VHPT Instruction faults. Please refer to
Section 3.3.5.10, “Interruption Instruction
Bundle Registers (IIB0-1 – CR26, 27)” on page 2:42
for details on the IIB registers.
If the fault is due to a VHPT data fault for both original instruction and data references:
• IFA – The faulting address that the hardware VHPT walker was attempting to
resolve.
• ISR – The ISR bits are set to reflect the original access on whose behalf the VHPT
walker was operating. If the original operation was a non-access instruction then
the ISR.code bits {3:0} are set to indicate the type of the non-access instruction;
otherwise they are set to 0. For mandatory RSE fill or spill references, ISR.ed is
always 0. The ISR.ni bit is 0 if PSR.ic was 1 when the interruption was taken, and is
1 if PSR.ic was in-flight. For IA-32 memory references the ISR.code, ni, ed, ei, ir, rs,
sp, and na bits are always 0. The defined ISR bits are specified below.
If the fault is due to a VHPT instruction fault:
• IFA – The virtual address of the bundle or the 16 byte aligned IA-32 instruction
address zero extended to 64-bits or, if the hardware VHPT walker was attempting to
resolve a TLB miss, the virtual address of the translation.
• ISR – The ISR bits are set based on the original instruction fetch that the VHPT
walker was attempting to resolve. The defined ISR bits are specified below. The
ISR.ni bit is 0 if PSR.ic was 1 when the interruption was taken, and is 1 if PSR.ic
was in-flight. For IA-32 memory references the ei and ni bits are always 0.
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
0
0
0
code{3:0}
63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32
0
ed
ei
so ni ir rs sp na r w 0
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...