
1:112
Volume 1, Part 1: IA-32 Application Execution Model in an Intel
®
Itanium
®
System Environment
IP{31:0} =disp16/32 + CSD.base
IP{63:32} = 0
The indirect form reads a 16/32-bit register location and then computes the Itanium
target address as follows:
IP{31:0} = [reg16/32] + CSD.base
IP{63:32} = 0
jmpe
targets are forced to be 16-byte aligned, and are constrained to the lower
4G-bytes of the 64-bit virtual address space due to limited IA-32 addressability. If there
are any pending IA-32 numeric exceptions,
jmpe
is nullified, and an IA-32 floating-point
exception fault is generated.
Transitions into the Itanium instruction set do not change the privilege level of the
processor.
6.2.1.3.2
Branch to IA Instruction
The
br.ia
instruction is used to unconditionally branch to the IA-32 instruction set.
IA-32 targets are specified by a 32-bit virtual address target (not an effective address).
The IA-32 virtual address is truncated to 32-bits. The
br.ia
branch hints should always
be set to predicted static taken. The processor transitions to the IA-32 instruction set as
follows:
IP{31:0} = BR[b]{31:0}
IP{63:32} = 0
EIP{31:0} = IP{31:0} - CSD.base
Transitions into the IA-32 instruction set do not change the privilege level of the
processor.
Software should ensure the code segment descriptor and selector are properly loaded
before issuing the branch. If the target EIP value exceeds the code segment limit or has
a code segment privilege violation, an IA-32 GPFault(0) exception is reported on the
target IA-32 instruction.
The processor does not ensure Itanium instruction set generated writes into the IA-32
instruction stream are observed by the processor. For details, see
. Before entering the IA-32 instruction set, Itanium architecture-based
software must ensure all prior register stack frames have been flushed to memory. All
registers left in the current and prior register stack frames are left in an undefined state
after IA-32 instruction set execution. Software can not rely on the value of these
registers across an instruction set transition. For details, see
6.2.1.4
IA-32 Operating Mode Transitions
As described in
“IA-32 Instruction Set Execution” on page 1:111
jmpe
,
br.ia
, and
rfi
instructions and interruptions can transition the processor between the two instruction
set modes. Transitions are allowed between the Itanium architecture and all major
IA-32 modes. As shown in
,
br.ia
and
rfi
will transition the processor from
the Itanium instruction set into IA-32 VM86, Real Mode or Protected Mode. While
jmpe
and interruptions will transition the processor from either IA-32 VM86, Real Mode or
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...