99
Memory Controller
NOTES:
1. Post Register recommendations are referenced from JEDEC DDR1 Registered DIMM.
2. TL2 to TL8 are numbered JEDEC references.
Table 53.
Embedded DDR 333 Registered Address/CMD Topology Lengths
Traces
Description
Layer
Minimum
Length
Maximum
Length
Trace
Impedance
Spacing
Notes
TL1
Breakout
Microstrip/
Strip
0”
0.5”
5 mils
5 mils trace width for breakout
TL2
Microstrip
0.6 “
1.37”
45 ohms+/-15%
or 50 ohms
+/-15%
12 mils
Spacing: within the same
group 12 mils
Other groups 20 mils
TL3
1.39”
2.57”
Same as TL2
12 mils
TL4
0.4”
0.56”
Same as TL2
12 mils
TL5
0.14”
0.15”
Same as TL2
12 mils
TL6
0.48”
0.63”
Same as TL2
12 mils
TL7
0.20”
0.32”
Same as TL2
12 mils
TL8
0.49
0.72”
Same as TL2
12 mils
TL9
Lead-in
Microstrip
1”
9”
45 ohms+/-15%
or 50 ohms
+/-15%
12 mils
Spacing: within the same
group 12 mils
With other groups 20 mils
TL10
Microstrip
-
0.2”
Same as TL2
12 mils
TL11
Vtt
Microstrip
0.25’
0.5”
5 mils
5 mils trace width OK for
breakout
Содержание 80331
Страница 1: ...Intel 80331 I O Processor Design Guide March 2005 Order Number 273823 003 ...
Страница 30: ...Intel 80331 I O Processor Design Guide Terminations 30 This Page Intentionally Left Blank ...
Страница 122: ...122 Intel 80331 I O Processor Design Guide Memory Controller ...
Страница 130: ...Intel 80331 I O Processor Design Guide Peripheral Local Bus 130 This Page Intentionally Left Blank ...
Страница 136: ...Intel 80331 I O Processor Design Guide Power Delivery 136 This Page Intentionally Left Blank ...