95
Memory Controller
Figure 46.
Embedded DDR 333 Unbuffered Clock Topology
Table 50.
Embedded DDR 333 Unbuffered Clock Topology Lengths
Traces
Description
Layer
Minimum
Length
Maximum
Length
Trace
Impedance
Spacing
Notes
TL0
Lead-in
Microstrip/
Stripline
2”
10”
Differential 100
ohms +/- 15%
20 mils
from any
other
signals
•
Match /- 1” of
strobes (DQS) from
controller to SDRAM and
/- 1” of
Address/CMD control from
controller to SDRAM input.
•
Route as T Differential
pairs as per DDR1 DIMM
JEDEC.
TL1
0.47”
0.49”
Same as TL0
20 mils
Route per DDR1 JEDEC
TL2
0.72 “
0.73”
Same as TL0
20 mils
Route per DDR1 JEDEC
TL3
0.36
0.37”
Same as TL0
20 mils
Route per DDR1 JEDEC
TL4
Breakout
Any
0.5”
5 mils
Route as differential
SDRAM
SDRAM
SDRAM
SDRAM
SDRAM
SDRAM
TL4
TL0
TL1
120 ohms
+/-5%
22 ohms
+/- 5%
22 ohms
+/- 5%
TL2
TL2
TL2
TL3
TL3
TL3
TL3
TL3
TL3
Содержание 80331
Страница 1: ...Intel 80331 I O Processor Design Guide March 2005 Order Number 273823 003 ...
Страница 30: ...Intel 80331 I O Processor Design Guide Terminations 30 This Page Intentionally Left Blank ...
Страница 122: ...122 Intel 80331 I O Processor Design Guide Memory Controller ...
Страница 130: ...Intel 80331 I O Processor Design Guide Peripheral Local Bus 130 This Page Intentionally Left Blank ...
Страница 136: ...Intel 80331 I O Processor Design Guide Power Delivery 136 This Page Intentionally Left Blank ...