115
Memory Controller
Figure 57.
DDR II 400 Embedded Clock Topology
Feedback
SDRAM
*
FB_IN
Intel® I/O Processor
PLL
SDRAM
Rp 120 ohms
+/- 5%
OUT
Rp 120 ohms
+/- 5%
TL0_reg
TL0_sdram
TL1_sdram
TL
2_
sd
ram
TL2
_sd
ram
Rp 120 ohms
+/- 5%
TL1
T
L
2
TL0
TL0_PLLFB
TL1_PLLFB
TL2_PLLFB
Register
Rp 240 ohms
+/- 5%
Register
*
Rp 240 ohms +/-
5%
TL
1_
reg
TL1
_re
g
TL2_reg
TL2_reg
ECC
Optional
Содержание 80331
Страница 1: ...Intel 80331 I O Processor Design Guide March 2005 Order Number 273823 003 ...
Страница 30: ...Intel 80331 I O Processor Design Guide Terminations 30 This Page Intentionally Left Blank ...
Страница 122: ...122 Intel 80331 I O Processor Design Guide Memory Controller ...
Страница 130: ...Intel 80331 I O Processor Design Guide Peripheral Local Bus 130 This Page Intentionally Left Blank ...
Страница 136: ...Intel 80331 I O Processor Design Guide Power Delivery 136 This Page Intentionally Left Blank ...