114
Memory Controller
Table 69.
DDR II 400 Embedded Clock (PLL) Lengths
Traces
Description
Layer
Minimum
Length
Maximum
Length
Trace
Impedance
Spacing Notes
TL0
Breakout
Any
0”
0.5”
5 mils
5 mils trace width OK for
breakout.
TL1
Lead-in
Microstrip/Str
ipline
2 “
10”
Differential
impedance of
100 ohms +/-
15%
20 mils
from
others
•
Route as differential pair.
Refer to table __ for details
TL2
For
Termination
Microstrip
0”
.1”
5 mils
TL0_PLLFB
PLL Feedback
Microstrip or
stripline
2.2 “
2.3”
Same as TL1
20 mils
Route as per DDRII JEDEC
TL1_PLLFB
Microstrip or
stripline
20 mils
50 mils
20 mils
Route as per DDRII JEDEC
TL2_PLLFB
For
Termination
Microstrip or
stripline
0”
100 mils
5 mils
Route as per DDRII JEDEC
TL0_sdram
Microstrip/Str
ipline
2.7”
2.75”
Same as TL1
20 mils
from
others
Route as per DDRII JEDEC
TL1_sdram
Microstrip/Str
ipline
0.5” 0.75”
20 mils
from
others
Route as per DDRII JEDEC
TL2_sdram
For
Termination
Microstrip/Str
ipline
0”
150mils
5 mils
TL0_reg
Microstrip/Str
ipline
2”
2.25”
Same as TL1
20 mils
Route as per DDRII JEDEC
TL1_reg
Microstrip/Str
ipline
25 mils
50mils
20 mils
Route as per DDRII JEDEC
TL2_reg
For
Termination
Microstrip/Str
ipline
100 mils
125 mils
5 mils
Содержание 80331
Страница 1: ...Intel 80331 I O Processor Design Guide March 2005 Order Number 273823 003 ...
Страница 30: ...Intel 80331 I O Processor Design Guide Terminations 30 This Page Intentionally Left Blank ...
Страница 122: ...122 Intel 80331 I O Processor Design Guide Memory Controller ...
Страница 130: ...Intel 80331 I O Processor Design Guide Peripheral Local Bus 130 This Page Intentionally Left Blank ...
Страница 136: ...Intel 80331 I O Processor Design Guide Power Delivery 136 This Page Intentionally Left Blank ...