174
Design Guide
Intel
®
855GME Chipset and Intel
®
82801DB ICH4 Embedded Platform Design Guide
AGP Port Design Guidelines
7.1.2
AGP Interface Signal Groups
The signals on the AGP interface are broken into three groups: 1X timing domain signals, 2X/4X
timing domain signals, and miscellaneous signals. Each group has different routing requirements.
In addition, within the 2X/4X timing domain signals, there are three sets of signals. All signals in
the 2X/4X timing domain must meet minimum and maximum trace length requirements, as well as
trace width and spacing requirements. Because of the multiplexed AGP/DVO interface, there are
trace length matching requirements within each set of 2X/4X signals, as well as between sets of
2X/4X signals. The signal groups are listed in following table.
The routing guidelines for each group of signals (1X timing domain signals, 2X/4X timing domain
signals, and miscellaneous signals) will be addressed separately.
Table 57. AGP 2.0 Signal Groups
1x Signals
2x Signals
4x Signals
CLK (3.3 V)
GRBF#
GWBF#
GST_[2:0]
GPIPE#
GREQ#
GGNT#
GPAR
GFRAME#
GIRDY#
GTRDY#
GSTOP#
GDEVSEL#
GAD_[31:0]
GC/BE_[3:0]#
GADSTB_[1:0]
2X signals include all 1X signals and:
GADSTB_[1:0]
GSBSTB
GAD_[31:0] signals and associated
GC/BE_[3:0]# signals are running at 2X
mode.
4X signals include all 1X signals and:
GADSTB_[1:0]
GADSTB_[1:0]#
GSBSTB
GSBSTB#
GAD_[31:0] signals and associated
GC/BE_[3:0]# signals are running at 4X
mode.
Table 58. AGP 2.0 Data/Strobe Associations
Data
Associated Strobe in 1X
Associated
Strobes in 2X
Associated
Strobes in 4X
AD[15:0] and C/BE[1:0]#
Strobes are not used in 1X mode. All
data is sampled on rising clock edges.
AD_STB0
AD_STB0,
AD_STB0#
AD[31:16] and C/BE[3:2]#
Strobes are not used in 1X mode. All
data is sampled on rising clock edges.
AD_STB1
AD_STB1,
AD_STB1#
SBA[7:0]
Strobes are not used in 1X mode. All
data is sampled on rising clock edges.
SB_STB
SB_STB,
SB_STB#
Содержание 6300ESB ICH
Страница 24: ...24 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Introduction...
Страница 36: ...36 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide General Design Considerations...
Страница 102: ...102 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide...
Страница 122: ...122 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide...
Страница 152: ...152 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide System Memory Design Guidelines DDR SDRAM...
Страница 172: ...172 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Integrated Graphics Display Port...
Страница 190: ...190 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Hub Interface...
Страница 246: ...246 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Intel 6300ESB Design Guidelines...
Страница 264: ...264 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Platform Clock Routing Guidelines...
Страница 298: ...298 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Schematic Checklist Summary...
Страница 318: ...318 Intel 855GME Chipset and Intel 6300ESB ICH Embedded Platform Design Guide Layout Checklist...