![Infineon XDPP1100 Скачать руководство пользователя страница 16](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193016.webp)
User Manual
16 of 562
V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Voltage sense
Figure 4
VS module configuration for dual-loop topology
VS module block diagram for processing V
OUT
and V
RECT
A simplified block diagram of the VS module is shown in
, while the VS module is processing the output
voltage. Every VS module (VS0, VS1 and VS2) consists of four submodules:
•
Analog front end (AFE)
•
Front end offset compensation (FEC)
•
Tracking ADC
•
VSP
Submodules AFE, FEC and ADC are collectively referred to as VSADC. The fourth module, VSP, receives the
VSADC output as its input and it provides a digital representation of either V
OUT
, V
RECT
or V
IN
depending which
voltage is being sensed.
shows the VS module block diagram while V
RECT
is being processed. The dotted lines illustrate the
additional features related to the VSP in this mode of operation. These additional features are discussed in
. The main difference between the V
OUT
and V
RECT
modes is that in V
RECT
mode, the tracking ADC
only tracks the input when the input voltage is reflected to the secondary-side V
RECT
.
VS0
VSEN
VREF
VSP0
PID0
Loop 0 V
OUT
telemetry,
faults
VS1
VRSEN
VRREF
VSP1
Loop 0/1 V
IN
telemetry,
faults
Phase 1/2
current sense
VS2
BVSEN
BVREF
VSP2
PID1
Loop 1 V
OUT
telemetry,
faults
(V
OUT
)
(V
RECT
or V
IN
)
(BV
OUT
)