![Infineon XDPP1100 Скачать руководство пользователя страница 126](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193126.webp)
User Manual
126 of 562
V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Digital pulse width modulator
Figure 54
Simplified block diagram of the PWM
7.1
PWM ramp generator
The PWM consists of two ramp generators which support the operation of a single-loop system with up to two
phases, or a dual-loop system with a single-phase per loop. The ramp generator produces timing information
for the pulse generators for further processing. Each ramp generator receives as its input the compensation
filter output. The filter used by each ramp is selected via register
rampX_pid_sel
, where X = 0, denotes ramp
generator 0 and X = 1, denotes ramp generator 1. The compensation filter receives its error input from the VS
pins. The corresponding PID source settings are:
•
rampX_pid_sel
= 0 selects PID0 (VSEN)
•
rampX_pid_sel
= 1 selects PID1 (BVSEN)
Typical settings of the register
rampX_pid_sel
for the supported system configurations are shown in
Ramp Gen 0
Ramp Gen 1
Pulse Gen 1
Interpolator 1
PWM1
Pulse Gen 2
Interpolator 2
PWM2
Pulse Gen 11
Interpolator
11
PWM11
Pulse Gen 12
Interpolator
12
PWM12
pidX_duty
ramp0_tswitch
pidX_ftr_mode
pidX_ovs_mode
ce0_synth_i
pidX_duty
ramp1_tswitch
pidX_ftr_mode
pidX_ovs_mode
ce1_synth_i
additional control
signals
additional control
signals
pwm1_rise_sel
pwm1_fall_sel
pwm1_dr
pwm1_df
pwm_force_hi[0]
pwm_force_lo[0]
pwm1_loop_map[1]
pwm12_rise_sel
pwm12_fall_sel
pwm12_loop_map[1]
pwm12_dr
pwm12_df
pwm_force_hi[11]
pwm_force_lo[11]
external sync
internal sync