Technical Reference Manual
002-29852 Rev. *B
5 CPUSS
Description
CPU subsystem (CPUSS)
Base Address
0x40200000
Size
0x10000
Slave Num
MMIO2 - 0
Register Name
Address
Permission Description
0x40200000 FULL
Identity
0x40200004 FULL
CM4 status
0x40200008 FULL
CM4 clock control
0x4020000C FULL
CM4 control
0x40200100 FULL
CM4 interrupt 0 status
0x40200104 FULL
CM4 interrupt 1 status
0x40200108 FULL
CM4 interrupt 2 status
0x4020010C FULL
CM4 interrupt 3 status
0x40200110 FULL
CM4 interrupt 4 status
0x40200114 FULL
CM4 interrupt 5 status
0x40200118 FULL
CM4 interrupt 6 status
0x4020011C FULL
CM4 interrupt 7 status
0x40200200 FULL
CM4 vector table base
0x40200240 FULL
CM4 NMI control
0x40200244 FULL
CM4 NMI control
0x40200248 FULL
CM4 NMI control
0x4020024C FULL
CM4 NMI control
0x40201000 FULL
CM0+ control
0x40201004 FULL
CM0+ status
0x40201008 FULL
CM0+ clock control
0x40201100 FULL
CM0+ interrupt 0 status
0x40201104 FULL
CM0+ interrupt 1 status
0x40201108 FULL
CM0+ interrupt 2 status
0x4020110C FULL
CM0+ interrupt 3 status
0x40201110 FULL
CM0+ interrupt 4 status
0x40201114 FULL
CM0+ interrupt 5 status
0x40201118 FULL
CM0+ interrupt 6 status
0x4020111C FULL
CM0+ interrupt 7 status
0x40201120 FULL
CM0+ vector table base
0x40201140 FULL
CM0+ NMI control
0x40201144 FULL
CM0+ NMI control
0x40201148 FULL
CM0+ NMI control
0x4020114C FULL
CM0+ NMI control
0x40201200 FULL
CM4 power control
0x40201204 FULL
CM4 power control
0x40201300 FULL
RAM 0 control
0x40201304 FULL
RAM 0 status
0x40201340 FULL
RAM 0 power control
0x40201344 FULL
RAM 0 power control
0x40201348 FULL
RAM 0 power control
0x4020134C FULL
RAM 0 power control
0x40201350 FULL
RAM 0 power control
0x40201354 FULL
RAM 0 power control
0x40201358 FULL
RAM 0 power control
0x4020135C FULL
RAM 0 power control
0x40201380 FULL
RAM 1 control
0x40201384 FULL
RAM 1 status
0x40201388 FULL
RAM 1 power control
0x402013C0 FULL
Power up delay used for all SRAM power domains
0x402013C4 FULL
ROM control
0x402013C8 FULL
ECC control
0x40201400 FULL
Product identifier and version (same as CoreSight
RomTables)
0x40201410 FULL
Debug port status
0x40201414 FULL
Access port control
688
2022-04-18
TRAVEO™ T2G Automotive MCU: TVII-B-E-4M body controller entry registers