User Manual
589
Rev. 1.1
2019-03-18
TLE984xQX
Microcontroller with LIN and Power Switches for Automotive Applications
Capture/Compare Unit 6 (CCU6)
Register TCTR0 controls the basic functionality of both timers T12 and T13.
Note:
A write action to the bit fields T12CLK or T12PRE is only taken into account while the timer T12 is not
running (T12R = 0). A write action to the bit fields T13CLK or T13PRE is only taken into account while
the timer T13 is not running (T13R = 0).
CCU6_TCTR0
Offset
Reset Value
Timer Control Register 0
30
H
see
Field
Bits
Type
Description
RES
15:14
r
Reserved
Returns 0 if read.
STE13
13
rh
Timer T13 Shadow Transfer Enable
Bit STE13 enables or disables the shadow transfer of the T13 period
value, the compare value and passive state select bit and level from
their shadow registers to the actual registers if a T13 shadow transfer
event is detected. Bit STE13 is cleared by hardware after the shadow
transfer.
A T13 shadow transfer event is a period-match.
0
B
Disabled
, The shadow register transfer is disabled.
1
B
Enabled
, The shadow register transfer is enabled.
T13R
12
rh
Timer T13 Run Bit
T13R starts and stops timer T13. It is set/reset by software by setting
bits T13RS or T13RR or it is set/reset by hardware according to the
function defined by bit fields T13SSC, T13TEC and T13TED.
A concurrent set/reset action on T13R (from T13SSC, T13TEC, T13RR
or T13RS) will have no effect. The bit T13R will remain unchanged.
0
B
Stop
, Timer T13 is stopped.
1
B
Run
, Timer T13 is running.
T13PRE
11
rw
Timer T13 Prescaler Bit
In order to support higher clock frequencies, an additional prescaler
factor of 1/256 can be enabled for the prescaler for T13.
0
B
Disabled
, The additional prescaler for T13 is disabled.
1
B
Enabled
, The additional prescaler for T13 is enabled.
15
14
r
RES
13
13
rh
STE13
12
12
rh
T13R
11
11
rw
T13PRE
10
8
rw
T13CLK
77
rw
CTM
66
rh
CDIR
55
rh
STE12
44
rh
T12R
33
rw
T12PRE
2
0
rw
T12CLK