![Infineon Technologies XC2200 Скачать руководство пользователя страница 605](http://html1.mh-extra.com/html/infineon-technologies/xc2200/xc2200_user-manual_2055439605.webp)
XC2200 Derivatives
System Units (Vol. 1 of 2)
The External Bus Controller EBC
User’s Manual
9-21
V2.1, 2008-08
EBC_X8, V1.0d1
Notes
1. The register FCONCS4 controls the chip select CS4, that is available only in the 144-
pin package.
2. The specific ENCSx bits in the FCONCSx registers enable the related address
windows and bus functions and the corresponding chip select signal CSx. But it
depends on the definition of bit field CSPEN in register EBCMOD0 how many CSx
pins
are available and used for the external system. If an address window is enabled
but no external pin is available for the CSx, the external bus cycle is executed without
chip select signal.
FCONCSx (x = 1-4)
Function Cfg. Reg. for CSx
XSFR (EE12
H
+ x*8/--)
Reset Value: 0000
H
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
-
-
-
-
-
-
-
-
-
-
BTYP
-
RDY
MOD
RDY
EN
EN
CS
-
-
-
-
-
-
-
-
-
-
rw
-
rw
rw
rw
Field
Bits
Type
Description
BTYP
[5:4]
rw
Bus Type Selection
00
B
8 bit Demultiplexed
01
B
8 bit Multiplexed
10
B
16 bit Demultiplexed
11
B
16 bit Multiplexed
RDYMOD
2
rw
Ready Mode
0
B
Asynchronous READY
1
B
Synchronous READY
RDYEN
1
rw
Ready Enable
0
B
Access time is controlled by bit field PHEx
1
B
Access time is controlled by bit field PHEx and
READY signal
ENCS
1)
1) Disabling a chip select not only effects the chip select output signal, it also deactivates the respective address
window of the disabled chip select. A disabled address window is also ignored by an address window
arbitration (see
0
rw
Enable Chip Select
0
B
Disable
1
B
Enable