![Infineon Technologies TC1796 Скачать руководство пользователя страница 475](http://html1.mh-extra.com/html/infineon-technologies/tc1796/tc1796_user-manual_2055437475.webp)
TC1796
System Units (Vol. 1 of 2)
General Purpose I/O Ports and Peripheral I/O Lines
User’s Manual
10-23
V2.0, 2007-07
Ports, V2.0
10.3.3.1 Port 0 Pad Driver Mode Register and Pad Classes
The Port 0 pad driver mode register contains two bit fields that determine the pad driver
mode (output driver strength and slew rate) of Port 0 line groups. The Port 0 port lines
are all class A1 pads (see also
P0_PDR
Port 0 Pad Driver Mode Register
(40
H
)
Reset Value: 0000 0000
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
PD1
0
PD0
r
rw
rw
Field
Bits
Type Description
PD0
[2:0]
rw
Pad Driver Mode for P0.[7:0]
(Class A1 pads; for coding see
PD1
[6:4]
rw
Pad Driver Mode for P0.[15:8]
(Class A1 pads; for coding see
0
3,
[31:7]
r
Reserved
Read as 0; should be written with 0.